Intel® 815E Chipset Platform

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel’s Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, lifesaving, or life-sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® Solano2 chipset may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

I²C is a 2-wire communications bus/protocol developed by Philips*. SMBus is a subset of the I²C bus/protocol and was developed by Intel. Implementations of the I²C bus/protocol may require licenses from various entities, including Philips Electronics N.V. and North American Philips Corporation.

Alert on LAN is a result of the Intel-IBM Advanced Manageability Alliance and a trademark of IBM*.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

   Intel Corporation
   www.intel.com
   or call 1-800-548-4725

*Third-party brands and names are the property of their respective owners.

Copyright © Intel Corporation 2000
Contents

1. Introduction ..........................................................................................................................13
  1.1. Reference Documents .................................................................................................13
  1.2. System Overview .........................................................................................................14
    1.2.1. System Features .....................................................................................................14
    1.2.2. Component Features .............................................................................................16
      1.2.2.1. Intel® 82815 GMCH ..................................................................................16
      1.2.2.2. Intel® 82801BA I/O Controller Hub 2 (ICH2) ...........................................18
      1.2.2.3. Firmware Hub (FHW) ..............................................................................18
    1.2.3. Platform Initiatives ...............................................................................................19
      1.2.3.1. Intel® PC 133 ..............................................................................................19
      1.2.3.2. Accelerated Hub Architecture Interface ......................................................19
      1.2.3.3. Internet Streaming SIMD Extensions .......................................................19
      1.2.3.4. AGP 2.0 .....................................................................................................19
      1.2.3.5. Integrated LAN Controller ........................................................................19
      1.2.3.6. Ultra ATA/100 Support .............................................................................20
      1.2.3.7. Expanded USB Support .............................................................................20
      1.2.3.8. Manageability and Other Enhancements ....................................................20
      1.2.3.9. AC’97 6-Channel Support .........................................................................21
      1.2.3.10. Low-Pin-Count (LPC) Interface .................................................................23
      1.2.3.11. Security – The Intel® Random Number Generator ....................................23
  2. General Design Considerations .........................................................................................25
    2.1. Nominal Board Stack-up ............................................................................................25
  3. Component Quadrant Layouts ...........................................................................................27
  4. System Bus Design Guidelines .........................................................................................31
    4.1. Introduction ................................................................................................................31
      4.1.1. Terminology ........................................................................................................31
    4.2. System Bus Routing Guidelines ..................................................................................31
      4.2.1. Initial Timing Analysis .......................................................................................31
    4.3. General Topology and Layout Guidelines ....................................................................34
      4.3.1. Motherboard Layout Rules for AGTL+ Signals ...............................................35
      4.3.1.2. Motherboard Layout Rules for Non-AGTL+ (CMOS) Signals ....................37
      4.3.1.3. THRMDP and THRMDN .........................................................................37
      4.3.1.4. Additional Routing and Placement Considerations ....................................38
      4.3.2. GTLREF Topology and Layout for Debug .........................................................38
    4.4. Electrical Differences for Flexible PGA370 Designs ...................................................39
    4.5. PGA370 Socket Definition Details .............................................................................40
    4.6. BSEL[1:0] Implementation Differences .......................................................................43
    4.7. CLKREF Circuit Implementation .................................................................................44
    4.8. Undershoot/Overshoot Requirements .........................................................................44
    4.9. Processor Reset Requirements ...................................................................................45
    4.10. Determining the Processor Installed Via Hardware Mechanisms .............................46
4.11. Processor PLL Filter Recommendations ................................................................. 46
  4.11.1. Topology ....................................................................................................... 46
  4.11.2. Filter Specification ....................................................................................... 46
  4.11.3. Recommendation for Intel® Platforms ......................................................... 48
  4.11.4. Custom Solutions ....................................................................................... 50
4.12. Voltage Regulation Guidelines ............................................................................. 50
4.13. Decoupling Guidelines for Flexible PGA370 Designs ........................................... 51
  4.13.1. VCCCORE Decoupling Design .................................................................. 51
  4.13.2. VTT Decoupling Design ........................................................................... 52
  4.13.3. VREF Decoupling Design ......................................................................... 52
4.14. Thermal/EMI Considerations ................................................................................. 52
  4.14.1. Implementation of Optional Grounded Heatsink for EMI Reduction ............ 52
4.15. Debug Port Changes .............................................................................................. 55
5. System Memory Design Guidelines ............................................................................ 57
  5.1. System Memory Routing Guidelines ................................................................. 57
  5.2. System Memory 2-DIMM Design Guidelines ...................................................... 58
    5.2.1. System Memory 2-DIMM Connectivity ...................................................... 58
    5.2.2. System Memory 2-DIMM Layout Guidelines .............................................. 59
  5.3. System Memory 3-DIMM Design Guidelines ....................................................... 61
    5.3.1. System Memory 3-DIMM Connectivity ...................................................... 61
    5.3.2. System Memory 3-DIMM Layout Guidelines .............................................. 62
  5.4. System Memory Decoupling Guidelines ............................................................ 64
  5.5. Compensation ..................................................................................................... 65
6. AGP/Display Cache Design Guidelines ..................................................................... 67
  6.1. AGP Interface ..................................................................................................... 67
    6.1.1. AGP In-Line Memory Module (AIMM) ....................................................... 68
    6.1.2. AGP Universal Retention Mechanism (RM) .............................................. 68
  6.2. AGP 2.0 ............................................................................................................ 70
    6.2.1. AGP Interface Signal Groups .................................................................... 71
  6.3. AGP Routing Guidelines ..................................................................................... 72
    6.3.1. 1X Timing Domain Routing Guidelines ..................................................... 72
      6.3.1.1. Flexible Motherboard Guidelines ....................................................... 72
      6.3.1.2. AGP-Only Motherboard Guidelines ................................................... 72
    6.3.2. 2X/4X Timing Domain Routing Guidelines ................................................ 72
      6.3.2.1. Flexible Motherboard Guidelines ....................................................... 73
      6.3.2.2. AGP-Only Motherboard Guidelines ................................................... 74
    6.3.3. AGP Routing Guideline Considerations and Summary ................................ 75
  6.4. AGP 2.0 Power Delivery Guidelines .................................................................. 78
    6.4.1. VDDQ Generation and TYPEDET# ........................................................ 78
    6.4.2. VREF Generation for AGP 2.0 (2X and 4X) ............................................. 80
  6.5. Additional AGP Design Guidelines ..................................................................... 82
    6.5.1. Compensation ............................................................................................ 82
    6.5.2. AGP Pull-ups .............................................................................................. 82
      6.5.2.1. AGP Signal Voltage Tolerance List ................................................... 83
  6.6. Motherboard / Add-in Card Interoperability ......................................................... 83
# Intel® 815E Chipset Platform

**Design Guide**

## Hub Interface

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>8.3. Data Signals</strong></td>
<td>84</td>
</tr>
<tr>
<td><strong>8.3.2. Strobe Signals</strong></td>
<td>84</td>
</tr>
<tr>
<td><strong>8.3.3. HREF Generation/Distribution</strong></td>
<td>84</td>
</tr>
<tr>
<td><strong>8.3.4. Compensation</strong></td>
<td>84</td>
</tr>
</tbody>
</table>

## Integrated Graphics Display Output

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>7.2. Analog RGB/CRT</strong></td>
<td>87</td>
</tr>
<tr>
<td><strong>7.2.1. RAMDAC/Display Interface</strong></td>
<td>87</td>
</tr>
<tr>
<td><strong>7.2.2. Reference Resistor (Rset) Calculation</strong></td>
<td>89</td>
</tr>
<tr>
<td><strong>7.2.3. RAMDAC Board Design Guidelines</strong></td>
<td>91</td>
</tr>
</tbody>
</table>

## I/O Subsystem

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>10.3. IDE Interface</strong></td>
<td>101</td>
</tr>
<tr>
<td><strong>10.3.1. Cabling</strong></td>
<td>101</td>
</tr>
<tr>
<td><strong>10.3.2. Cable Detection for Ultra ATA/66 and Ultra ATA/100</strong></td>
<td>101</td>
</tr>
<tr>
<td><strong>10.3.2.1. Combination Host-Side/Device-Side Cable Detection</strong></td>
<td>102</td>
</tr>
<tr>
<td><strong>10.3.2.2. Device-Side Cable Detection</strong></td>
<td>103</td>
</tr>
<tr>
<td><strong>10.3.2.3. Primary IDE Connector Requirements</strong></td>
<td>104</td>
</tr>
<tr>
<td><strong>10.3.2.4. Secondary IDE Connector Requirements</strong></td>
<td>105</td>
</tr>
<tr>
<td><strong>10.3.3. AC'97</strong></td>
<td>106</td>
</tr>
<tr>
<td><strong>10.3.4. USB</strong></td>
<td>107</td>
</tr>
<tr>
<td><strong>10.3.5. ISA</strong></td>
<td>108</td>
</tr>
<tr>
<td><strong>10.3.6. IOAPIC Design Recommendation</strong></td>
<td>110</td>
</tr>
<tr>
<td><strong>10.3.7. SMBus/SMLink Interface</strong></td>
<td>110</td>
</tr>
<tr>
<td><strong>10.3.8. PCI</strong></td>
<td>112</td>
</tr>
<tr>
<td><strong>10.3.9. RTC</strong></td>
<td>112</td>
</tr>
<tr>
<td><strong>10.3.9.1. RTC Crystal</strong></td>
<td>113</td>
</tr>
<tr>
<td><strong>10.3.9.2. External Capacitors</strong></td>
<td>114</td>
</tr>
<tr>
<td><strong>10.3.9.3. RTC Layout Considerations</strong></td>
<td>114</td>
</tr>
<tr>
<td><strong>10.3.9.4. RTC External Battery Connection</strong></td>
<td>114</td>
</tr>
<tr>
<td><strong>10.3.9.5. RTC External RTCRST Circuit</strong></td>
<td>115</td>
</tr>
<tr>
<td><strong>10.3.9.6. RTC Routing Guidelines</strong></td>
<td>116</td>
</tr>
<tr>
<td><strong>10.3.9.7. VBIAS DC Voltage and Noise Measurements</strong></td>
<td>116</td>
</tr>
</tbody>
</table>
10.11. LAN Layout Guidelines ................................................................. 117
  10.11.1. ICH2 – LAN Interconnect Guidelines ........................................ 118
      10.11.1.1. Bus Topologies ................................................................. 118
      10.11.1.2. Point-to-Point Interconnect ........................................... 119
      10.11.1.3. LOM/CNR Interconnect .................................................... 119
      10.11.1.4. Signal Routing and Layout ................................................ 120
      10.11.1.5. Cross-Talk Consideration .................................................. 121
      10.11.1.6. Impedances ................................................................. 121
      10.11.1.7. Line Termination ........................................................... 121
  10.11.2. General LAN Routing Guidelines and Considerations ............. 121
      10.11.2.1. General Trace Routing Considerations ................................ 121
        10.11.2.1.1. Trace Geometry and Length ........................................ 122
        10.11.2.1.2. Signal Isolation ......................................................... 122
      10.11.2.2. Power and Ground Connections ........................................ 123
        10.11.2.2.1. General Power and Ground Plane Considerations ........ 123
      10.11.2.3. A 4-Layer Board Design .................................................. 124
      10.11.2.4. Common Physical Layout Issues ........................................ 125
  10.11.3. 82562EH Home/PNA* Guidelines ............................................ 126
      10.11.3.1. Power and Ground Connections ........................................ 126
      10.11.3.2. Guidelines for 82562EH Component Placement .................. 127
      10.11.3.3. Crystals and Oscillators .................................................. 127
      10.11.3.4. Phoneline HPNA Termination ............................................ 127
      10.11.3.5. Critical Dimensions ........................................................ 129
        10.11.3.5.1. Distance from Magnetics Module to Line RJ11 ............ 129
        10.11.3.5.2. Distance from 82562EH to Magnetics Module .......... 130
        10.11.3.5.3. Distance from LPF to Phone RJ11 ............................... 130
  10.11.4. 82562ET / 82562EM Guidelines ............................................... 130
      10.11.4.1. Guidelines for 82562ET / 82562EM Component Placement ... 130
      10.11.4.2. Crystals and Oscillators ................................................. 131
      10.11.4.3. 82562ET / 82562EM Termination Resistors ....................... 131
      10.11.4.4. Critical Dimensions ....................................................... 132
      10.11.4.5. Reducing Circuit Inductance ............................................ 133
  10.11.5. 82562ET / 82562EH Dual Footprint Guidelines ......................... 134
  10.12. LPC/FWH .................................................................................. 136
      10.12.1. In-Circuit FWH Programming ............................................. 136
      10.12.2. FWH Vpp Design Guidelines .............................................. 136

11. Clocking ......................................................................................... 137
  11.1. 2-DIMM Clocking ....................................................................... 137
      11.1.1. Clock Generation ................................................................. 137
      11.1.2. 2-DIMM Clock Architecture .................................................. 138
  11.2. 3-DIMM Clocking ....................................................................... 139
      11.2.1. Clock Generation ................................................................. 139
      11.2.2. 3-DIMM Clock Architecture .................................................. 140
  11.3. Clock Routing Guidelines .......................................................... 141
  11.4. Clock Driver Frequency Strapping .............................................. 143

12. Power Delivery .............................................................................. 145
  12.1. Thermal Design Power .............................................................. 146
      12.1.1. Power Sequencing ............................................................... 147
  12.2. Pull-up and Pull-down Resistor Values ....................................... 151
  12.3. ATX Power Supply PWRGOOD Requirements .......................... 152
12.4. Power Management Signals ................................................................. 152
  12.4.1. Power Button Implementation ....................................................... 153
  12.4.2. 1.8V/3.3V Power Sequencing ....................................................... 153
12.5. Power Plane Splits ................................................................. 155
12.6. Thermal Design Power .............................................................. 155
12.7. Glue Chip 3 (Intel® ICH2 Glue Chip) ................................................ 156

13. System Design Checklist .............................................................. 157
  13.1. Design Review Checklist ............................................................... 157
  13.2. Processor Checklist ........................................................................ 157
    13.2.1. GTL Checklist .............................................................................. 157
    13.2.2. CMOS Checklist .......................................................................... 157
    13.2.3. TAP Checklist for 370-Pin Socket Processors ......................... 158
    13.2.4. Miscellaneous Checklist for 370-Pin Socket Processors .......... 159
  13.3. GMCH Checklist ............................................................................ 160
    13.3.1. AGP Interface 1X Mode Checklist .............................................. 160
    13.3.2. Hub Interface Checklist ............................................................ 161
    13.3.3. Digital Video Output Port Checklist .......................................... 161
  13.4. ICH2 Checklist .............................................................................. 161
    13.4.1. PCI Interface ................................................................................ 161
    13.4.2. Hub Interface ............................................................................... 162
    13.4.3. LAN Interface ............................................................................. 162
    13.4.4. EEPROM Interface .................................................................... 162
    13.4.5. FWH/LPC Interface .................................................................. 162
    13.4.6. Interrupt Interface ..................................................................... 163
    13.4.7. GPIO Checklist .......................................................................... 163
    13.4.8. USB ............................................................................................ 164
    13.4.9. Power Management ................................................................. 165
    13.4.10. Processor Signals ................................................................. 165
    13.4.11. System Management .............................................................. 166
    13.4.12. ISA Bridge Checklist ............................................................. 166
    13.4.13. RTC .......................................................................................... 166
    13.4.14. AC’97 ..................................................................................... 167
    13.4.15. Miscellaneous Signals ......................................................... 168
    13.4.16. Power ...................................................................................... 169
    13.4.17. IDE Checklist .......................................................................... 170
  13.5. LPC Checklist ................................................................................ 172
  13.6. System Checklist ........................................................................... 173
  13.7. FWH Checklist ................................................................. 173
  13.8. Clock Synthesizer Checklist ...................................................... 174
  13.9. ITP Probe Checklist ........................................................................ 175
  13.10. System Memory Checklist ....................................................... 175
  13.11. Power Delivery Checklist .......................................................... 176

14. Third-Party Vendor Information ................................................................. 177

Appendix A: Customer Reference Board (CRB) ...................................................... 179
Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figure 1</td>
<td>System Block Diagram................................................................. 15</td>
</tr>
<tr>
<td>Figure 2</td>
<td>Component Block Diagram............................................................... 16</td>
</tr>
<tr>
<td>Figure 3</td>
<td>AC'97 Audio and Modem Connections.................................................. 22</td>
</tr>
<tr>
<td>Figure 4</td>
<td>Board Construction Example for 60-Ω Nominal Stack-up........................ 25</td>
</tr>
<tr>
<td>Figure 5</td>
<td>Intel® 82815 GMCH 544-mBGA Quadrant Layout (Top View)......................... 27</td>
</tr>
<tr>
<td>Figure 6</td>
<td>ICH2 Quadrant Layout (Top View)......................................................... 28</td>
</tr>
<tr>
<td>Figure 7</td>
<td>Firmware Hub (FWH) Packages........................................................... 29</td>
</tr>
<tr>
<td>Figure 8</td>
<td>Topology for 370-Pin Socket Designs with Single-Ended Termination (SET).... 34</td>
</tr>
<tr>
<td>Figure 9</td>
<td>Routing for THRMDP and THRMDN......................................................... 37</td>
</tr>
<tr>
<td>Figure 10</td>
<td>GTLREF Circuit Topology........................................................................ 38</td>
</tr>
<tr>
<td>Figure 11</td>
<td>BSEL[1:0] Circuit Implementation for PGA370 Designs............................... 43</td>
</tr>
<tr>
<td>Figure 12</td>
<td>Examples for CLKREF Divider Circuit................................................... 44</td>
</tr>
<tr>
<td>Figure 13</td>
<td>RESET#/RESET2# Routing Guidelines...................................................... 45</td>
</tr>
<tr>
<td>Figure 14</td>
<td>Filter Specification.............................................................................. 47</td>
</tr>
<tr>
<td>Figure 15</td>
<td>Example PLL Filter Using a Discrete Resistor.......................................... 49</td>
</tr>
<tr>
<td>Figure 16</td>
<td>Example PLL Filter Using a Buried Resistor........................................... 49</td>
</tr>
<tr>
<td>Figure 17</td>
<td>Core Reference Model........................................................................... 50</td>
</tr>
<tr>
<td>Figure 18</td>
<td>Capacitor Placement on the Motherboard............................................... 51</td>
</tr>
<tr>
<td>Figure 19</td>
<td>Location of Grounding Pads................................................................. 53</td>
</tr>
<tr>
<td>Figure 20</td>
<td>Heat Sink Volumetric Keep Out Regions................................................. 54</td>
</tr>
<tr>
<td>Figure 21</td>
<td>Motherboard Component Keep Out Regions............................................. 54</td>
</tr>
<tr>
<td>Figure 22</td>
<td>TAP Connector Comparison................................................................... 55</td>
</tr>
<tr>
<td>Figure 23</td>
<td>System Memory Routing Guidelines....................................................... 57</td>
</tr>
<tr>
<td>Figure 24</td>
<td>System Memory Connectivity (2 DIMM)................................................... 58</td>
</tr>
<tr>
<td>Figure 25</td>
<td>System Memory 2-DIMM Routing Topologies............................................. 59</td>
</tr>
<tr>
<td>Figure 26</td>
<td>System Memory Routing Example.......................................................... 60</td>
</tr>
<tr>
<td>Figure 27</td>
<td>System Memory Connectivity (3 DIMM).................................................... 61</td>
</tr>
<tr>
<td>Figure 28</td>
<td>System Memory 3-DIMM Routing Topologies............................................ 62</td>
</tr>
<tr>
<td>Figure 29</td>
<td>Intel® 815 Chipset Decoupling Example................................................ 64</td>
</tr>
<tr>
<td>Figure 30</td>
<td>Intel® 815 Chipset Decoupling Example................................................. 65</td>
</tr>
<tr>
<td>Figure 31</td>
<td>AGP Left-Handed Retention Mechanism................................................ 69</td>
</tr>
<tr>
<td>Figure 32</td>
<td>AGP Left-Handed Retention Mechanism Keep Out Information................... 69</td>
</tr>
<tr>
<td>Figure 33</td>
<td>AGP 2X/4X Routing Example for Interfaces &lt; 6” and AIMM/AGP Solutions.... 73</td>
</tr>
<tr>
<td>Figure 34</td>
<td>AGP Decoupling Capacitor Placement Example........................................ 77</td>
</tr>
<tr>
<td>Figure 35</td>
<td>AGP VDDQ Generation Example Circuit................................................ 79</td>
</tr>
<tr>
<td>Figure 36</td>
<td>AGP 2.0 VREF Generation &amp; Distribution............................................... 81</td>
</tr>
<tr>
<td>Figure 37</td>
<td>Intel® 815E Chipset’s Display Cache Input Clocking................................. 85</td>
</tr>
<tr>
<td>Figure 38</td>
<td>Schematic of RAMDAC Video Interface................................................ 88</td>
</tr>
<tr>
<td>Figure 39</td>
<td>Cross-Sectional View of a Four-Layer Board........................................... 89</td>
</tr>
<tr>
<td>Figure 40</td>
<td>Recommended RAMDAC Component Placement and Routing........................ 90</td>
</tr>
<tr>
<td>Figure 41</td>
<td>Recommended RAMDAC Reference Resistor Placement and Connections....... 91</td>
</tr>
<tr>
<td>Figure 42</td>
<td>Hub Interface Signal Routing Example.................................................. 93</td>
</tr>
<tr>
<td>Figure 43</td>
<td>Single Hub Interface Reference Divider Circuit....................................... 95</td>
</tr>
<tr>
<td>Figure 44</td>
<td>Locally Generated Hub Interface Reference Dividers................................ 95</td>
</tr>
<tr>
<td>Figure 45</td>
<td>ICH2 Decoupling Capacitor Layout........................................................ 98</td>
</tr>
<tr>
<td>Figure 46</td>
<td>Example 1.8V/3.3V Power Sequencing Circuit........................................ 99</td>
</tr>
<tr>
<td>Figure 47</td>
<td>Power Plane Split Example................................................................. 100</td>
</tr>
<tr>
<td>Figure 48</td>
<td>Combination Host-Side / Device-Side IDE Cable Detection......................... 102</td>
</tr>
<tr>
<td>Figure 49</td>
<td>Device-Side IDE Cable Detection........................................................... 103</td>
</tr>
<tr>
<td>Figure 50</td>
<td>Connection Requirements for Primary IDE Connector............................... 104</td>
</tr>
<tr>
<td>Figure 51</td>
<td>Connection Requirements for Secondary IDE Connector............................ 105</td>
</tr>
<tr>
<td>Figure</td>
<td>Description</td>
</tr>
<tr>
<td>--------</td>
<td>-------------</td>
</tr>
<tr>
<td>52</td>
<td>ICH2 AC'97– Codec Connection</td>
</tr>
<tr>
<td>53</td>
<td>CNR Interface</td>
</tr>
<tr>
<td>54</td>
<td>USB Data Signals</td>
</tr>
<tr>
<td>55</td>
<td>SMBus/SMLink Interface</td>
</tr>
<tr>
<td>56</td>
<td>PCI Bus Layout Example</td>
</tr>
<tr>
<td>57</td>
<td>External Circuitry for the ICH2 RTC</td>
</tr>
<tr>
<td>58</td>
<td>Diode Circuit to Connect RTC External Battery</td>
</tr>
<tr>
<td>59</td>
<td>RTCRST External Circuit for ICH2 RTC</td>
</tr>
<tr>
<td>60</td>
<td>ICH2 / LAN Connect Section</td>
</tr>
<tr>
<td>61</td>
<td>Single-Solution Interconnect</td>
</tr>
<tr>
<td>62</td>
<td>COM/CNR Interconnect</td>
</tr>
<tr>
<td>63</td>
<td>LAN CLK Routing Example</td>
</tr>
<tr>
<td>64</td>
<td>Trace Routing</td>
</tr>
<tr>
<td>65</td>
<td>Ground Plane Separation</td>
</tr>
<tr>
<td>66</td>
<td>82562EH Termination</td>
</tr>
<tr>
<td>67</td>
<td>Critical Dimensions for Component Placement</td>
</tr>
<tr>
<td>68</td>
<td>82562ET/82562EM Termination</td>
</tr>
<tr>
<td>69</td>
<td>Critical Dimensions for Component Placement</td>
</tr>
<tr>
<td>70</td>
<td>Termination Plane</td>
</tr>
<tr>
<td>71</td>
<td>Dual-Footprint LAN Connect Interface</td>
</tr>
<tr>
<td>72</td>
<td>Dual-Footprint Analog Interface</td>
</tr>
<tr>
<td>73</td>
<td>Intel® 815 Chipset Clock Architecture</td>
</tr>
<tr>
<td>74</td>
<td>Intel® 815 Chipset Clock Architecture</td>
</tr>
<tr>
<td>75</td>
<td>Clock Routing Topologies</td>
</tr>
<tr>
<td>76</td>
<td>Recommended Clock Frequency Strapping Network</td>
</tr>
<tr>
<td>77</td>
<td>Power Delivery Map</td>
</tr>
<tr>
<td>78</td>
<td>G3-S0 Transistion</td>
</tr>
<tr>
<td>79</td>
<td>S0-S3-S0 Transition</td>
</tr>
<tr>
<td>80</td>
<td>S0-S5-S0 Transition</td>
</tr>
<tr>
<td>81</td>
<td>Pull-up Resistor Example</td>
</tr>
<tr>
<td>82</td>
<td>Example 1.8V/3.3V Power Sequencing Circuit</td>
</tr>
<tr>
<td>83</td>
<td>Power Plane Split Example</td>
</tr>
<tr>
<td>84</td>
<td>USB Data Line Schematic</td>
</tr>
<tr>
<td>85</td>
<td>ICH2 Oscillator Schematic</td>
</tr>
<tr>
<td>86</td>
<td>SPKR Circuitry</td>
</tr>
<tr>
<td>87</td>
<td>V5REF Circuitry</td>
</tr>
<tr>
<td>88</td>
<td>Host/Device Side Detection Circuitry</td>
</tr>
<tr>
<td>89</td>
<td>Device Side Only Cable Detection</td>
</tr>
</tbody>
</table>
## Tables

Table 1. Intel® Pentium® III Processor AGTL+ Parameters for Example Calculations ........... 32
Table 2. Example $t_{\text{FLT_MAX}}$ Calculations for 133-MHz Bus ............................................ 33
Table 3. Example $t_{\text{FLT_MIN}}$ Calculations (Frequency Independent) ............................ 33
Table 4. Segment Descriptions and Lengths for Figure 8 ....................................................... 34
Table 5. Trace Width:Space Guidelines .................................................................................. 35
Table 6. Routing Guidelines for Non-AGTL+ Signals ............................................................ 37
Table 7. Platform Pin Definition Comparison for Single-Microprocessor Designs .............. 40
Table 8. Processor Pin Definition Comparison ....................................................................... 42
Table 9. Resistor Values for CLKREF Divider (3.3-V Source) ................................................ 44
Table 10. RESET#/RESET2# Routing Guidelines (see Figure 13) ........................................... 45
Table 11. Determining the Installed Processor via Hardware Mechanisms ............................ 46
Table 12. Component Recommendations – Inductor ............................................................. 48
Table 13. Component Recommendations – Capacitor .......................................................... 48
Table 14. Component Recommendations – Resistor .............................................................. 48
Table 15. System Memory 2-DIMM Solution Space ................................................................. 59
Table 16. System Memory 3-DIMM Solution Space ................................................................. 63
Table 17. AGP 2.0 Signal Groups ............................................................................................ 71
Table 18. AGP 2.0 Data/Strobe Associations ......................................................................... 71
Table 19. Multiplexed AGP1X Signals on Flexible Motherboards ........................................ 72
Table 20. AGP 2.0 Routing Summary ..................................................................................... 75
Table 21. TYPDET#/VDDQ Relationship ................................................................................ 78
Table 22. Connector/Add-in Card Interoperability .................................................................. 83
Table 23. Voltage/Data Rate Interoperability ....................................................................... 83
Table 24. Decoupling Capacitor Recommendation ............................................................... 97
Table 25. AC’97 SDIN Pull-down Resistors .......................................................................... 107
Table 26. Pull-up Requirements for SMBus and SMLink ........................................................ 111
Table 27. LAN Design Guide Section Reference .................................................................... 118
Table 28. Single-Solution Interconnect Length Requirements .............................................. 119
Table 29. LOM/CNR Length Requirements ......................................................................... 120
Table 30. Intel® CK815 (2-DIMM) Clocks ............................................................................ 137
Table 31. Intel® CK815 (3-DIMM) Clocks ............................................................................ 139
Table 32. Simulated Clock Routing Solution Space ............................................................... 142
Table 33. Power Sequencing Timing Definitions .................................................................. 150
## Revision History

<table>
<thead>
<tr>
<th>Rev.</th>
<th>Description</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>-001</td>
<td>Initial Release</td>
<td>June 2000</td>
</tr>
</tbody>
</table>
This page intentionally left blank.
1. **Introduction**

This design guide organizes Intel’s design recommendations for Intel® 815E chipset-based systems. In addition to providing motherboard design recommendations such as layout and routing guidelines, this document also addresses system design issues such as thermal requirements for Intel® 815E chipset-based systems.

This document contains design recommendations, board schematics, debug recommendations, and a system checklist. These design guidelines have been developed to ensure maximum flexibility for board designers while reducing the risk of board-related issues.

The Intel schematics included in this document can be used as references for board designers. While the included schematics cover specific designs, the core schematics will remain the same for most Intel® 815E chipset platforms. The debug recommendations should be consulted when debugging an Intel® 815E chipset-based system. However, these debug recommendations should be understood before completing board design, to ensure that the debug port, in addition to other debug features, will be implemented correctly.

1.1. **Reference Documents**

- Intel® 82802AB/82802AC Firmware Hub (FWH) Datasheet (document number: 290658)
- Intel® 82801BA I/O Controller Hub (ICH2) Datasheet (document number: 290687)
- Pentium® II Processor AGTL+ Guidelines (document number: 243330)
- Pentium® II Processor Power Distribution Guidelines (document number: 243332)
- Pentium® II Processor Developer’s Manual (document number: 243341)
- Pentium® III Processor Specification Update (latest revision from website)
- AP 907 Pentium® III Processor Power Distribution Guidelines (document number: 245085)
- AP-585 Pentium® II Processor AGTL+ Guidelines (document number: 243330)
- AP-587 Pentium® II Processor Power Distribution Guidelines (document number: 243332)
- CK97 Clock Synthesizer Design Guidelines (document number: 243867)
- PCI Local Bus Specification, Revision 2.2
- Universal Serial Bus Specification, Revision 1.0
- VRM 8.4 DC-DC Converter Design Guidelines (when available)
1.2. System Overview

The Intel® 815E chipset contains a Graphics Memory Controller Hub (GMCH) component and I/O Controller Hub 2 (ICH2) component for desktop platforms.

The GMCH provides the processor interface (optimized for the Intel® Pentium® III processors and Intel® Celeron™ processors), DRAM interface, hub interface, and an AGP interface or internal graphics. This product provides flexibility and scalability in graphics and memory subsystem performance. Competitive internal graphics may be scaled via an AGP card interface and PC100 SDRAM system memory may be scaled to PC133 system memory.

The Accelerated Hub Architecture interface (i.e., the chipset component interconnect) is designed into the chipset to provide an efficient, high-bandwidth communication channel between the Intel® 815E chipset’s graphics and memory controller hub and the I/O hub controller. The chipset architecture also enables a security and manageability infrastructure through the Firmware Hub component.

An ACPI-compliant Intel® 815E chipset platform can support the Full-on (S0), Stop Grant (S1), Suspend to RAM (S3), Suspend to Disk (S4), and Soft-off (S5) power management states. The chipset also supports wake-on-LAN* for remote administration and troubleshooting. The chipset architecture removes the requirement for the ISA expansion bus that was traditionally integrated into the I/O subsystem of PCIsets/AGPsets. This removes many of the conflicts experienced when installing hardware and drivers into legacy ISA systems. The elimination of ISA provides true plug-and-play for the platform. Traditionally, the ISA interface was used for audio and modem devices. The addition of AC’97 allows the OEM to use software-configurable AC’97 audio and modem coder/decoders (codecs), instead of the traditional ISA devices.

1.2.1. System Features

The Intel® 815E chipset contains two components: the 82815 Graphics and Memory Controller Hub (GMCH) and the 82801BA I/O Controller Hub 2 (ICH2). The GMCH integrates a 66/100/133-MHz, P6 family system bus controller, integrated 2D/3D graphics accelerator or AGP (2X/4X) discrete graphics card, 100/133-MHz SDRAM controller, and a high-speed accelerated hub architecture interface for communication with the ICH2. The ICH2 integrates an UltraATA/100 controller, 2 USB host controllers with a total of 4 ports, LPC interface controller, FWH interface controller, PCI interface controller, AC’97 digital link, integrated LAN controller, and a hub interface for communication with the GMCH.
Figure 1. System Block Diagram

Intel® 815E Chipset Platform
1.2.2. Component Features

Figure 2. Component Block Diagram

1.2.2.1. Intel® 82815 GMCH

- Processor/System Bus Support
  - Optimized for the Intel® Pentium® III processor at 133-MHz system bus frequency
  - Support for Intel® Celeron™ processors (FC-PGA) 533A MHz and >566 MHz (66 MHz system bus)
  - Supports 32-bit AGTL+ bus addressing (no support for 36-bit address extension)
  - Supports uniprocessor systems
  - AGTL+ bus driver technology (gated AGTL+ receivers for reduced power)

- Integrated DRAM controller
  - 32 MB to 256 MB using 64-Mb technology, 512 MB using 128-Mb technology
  - Supports up to 3 double-sided DIMMS (6 rows)
  - 100-MHz, 133-MHz SDRAM interface
  - 64-bit data interface
  - Standard SDRAM (synchronous) DRAM support (x-1-1-1 access)
  - Supports only 3.3-V DIMM DRAM configurations
  - No registered DIMM support
  - Support for symmetrical and asymmetrical DRAM addressing
  - Support for x8, x16 DRAM devices width
  - Refresh mechanism: CAS-before-RAS only
  - Support for DIMM serial PD (presence detect) scheme via SMbus interface
  - STR power management support via self-refresh mode using CKE
• Accelerated Graphics Port (AGP) Interface
  — Supports AGP 2.0, including 4X AGP data transfers, but not the 2X/4X Fast Write protocol
  — AGP universal connector support via dual-mode buffers to allow AGP 2.0 3.3-V or 1.5-V signaling
  — 32-deep AGP request queue
  — AGP address translation mechanism with integrated fully associative 20-entry TLB
  — High-priority access support
  — Delayed transaction support for AGP reads that can not be serviced immediately
  — AGP semantic traffic to the DRAM is not snooped on the system bus and is therefore not coherent with the processor caches.

• Integrated Graphics Controller
  — Full 2D/3D/DirectX acceleration
  — Texture-mapped 3D with point sampled, bilinear, trilinear, and anisotropic filtering
  — Hardware setup with support for strips and fans
  — Hardware motion compensation assist for software MPEG/DVD decode
  — Digital Video Out interface adds support for digital displays and TV-Out.
  — PC9X compliant
  — Integrated 230-MHz DAC

• Integrated Local Graphics Memory Controller (Display Cache)
  — 0 MB to 4 MB (via AIMM) using zero, one or two parts
  — 32-bit data interface
  — 133-MHz memory clock
  — Supports ONLY 3.3-V SDRAMs

• Packaging/Power
  — 544 BGA with local memory port
  — 1.85-V (±3% within margins of 1.795 V to 1.9 V) core and mixed 3.3-V, 1.5-V and AGTL+ I/O
1.2.2.2. **Intel® 82801BA I/O Controller Hub 2 (ICH2)**

The I/O Controller Hub 2 allows the I/O subsystem to access the rest of the system, as follows:

- Upstream accelerated hub architecture interface for access to the GMCH
- PCI 2.2 interface (6 PCI Req/Grant pairs)
- Bus master IDE controller: supports Ultra ATA/100
- USB controller
- I/O APIC
- SMBus controller
- FWH interface
- LPC interface
- AC’97 2.1 interface
- Integrated system management controller
- Alert-on-LAN*
- Integrated LAN controller
- Packaging / power
  - 360 EBGA
  - 1.8-V core and 3.3-V standby

1.2.2.3. **Firmware Hub (FWH)**

The hardware features of this device include:

- An integrated hardware Random Number Generator (RNG)
- Register-based locking
- Hardware-based locking
- 5 GPIs
- Packaging/Power
  - 40L TSOP and 32L PLCC
  - 3.3-V core and 3.3 V / 12 V for fast programming
1.2.3. Platform Initiatives

1.2.3.1. Intel® PC 133

Intel PC133 initiative provides the memory bandwidth necessary to obtain high performance from the Intel® Pentium® III processor and AGP graphics controllers. The Intel® 815E chipset’s SDRAM interface supports 100-MHz and 133-MHz operation. The latter delivers 1.066 GB/s of theoretical memory bandwidth compared with the 800-MB/s theoretical memory bandwidth of 100-MHz SDRAM systems.

1.2.3.2. Accelerated Hub Architecture Interface

As I/O speeds increase, the demand placed on the PCI bus by the I/O bridge becomes significant. With the addition of AC’97 and Ultra ATA/100, coupled with the existing USB, I/O requirements could impact PCI bus performance. The Intel® 815E chipset’s accelerated hub architecture ensures that the I/O subsystem, both PCI and the integrated I/O features (IDE, AC’97, USB, LAN), receives adequate bandwidth. By placing the I/O bridge on the accelerated hub architecture interface instead of PCI, I/O functions integrated into the ICH2 and the PCI peripherals are ensured the bandwidth necessary for peak performance.

1.2.3.3. Internet Streaming SIMD Extensions

The Intel® Pentium® III processor provides 70 new SIMD (single instruction, multiple data) instructions. The new extensions are floating-point SIMD Extensions. Intel MMX™ technology provides integer SIMD instructions. The Internet Streaming SIMD extensions complement the Intel MMX technology SIMD instructions and provide a performance boost to floating-point-intensive 3D applications.

1.2.3.4. AGP 2.0

The AGP 2.0 interface allows graphics controllers to access main memory at over 1 GB/s, twice the bandwidth of previous AGP platforms. AGP 2.0 provides the infrastructure necessary for photorealistic 3D. In conjunction with the Internet Streaming SIMD Extensions, AGP 2.0 delivers the next level of 3D graphics performance.

1.2.3.5. Integrated LAN Controller

The Intel® 815E chipset platform incorporates an ICH2 integrated LAN Controller. Its bus master capabilities enable the component to process high-level commands and perform multiple operations; this lowers processor utilization by off-loading communication tasks from the processor.

The ICH2 functions with several options of LAN connect components to target the desired market segment. The 82562EH provides a HomePNA 1-Mbit/sec connection. The 82562ET provides a basic Ethernet 10/100 connection. The 82562EM provides an Ethernet 10/100 connection with the added flexibility of Alert on LAN.
1.2.3.6. **Ultra ATA/100 Support**

The Intel® 815E chipset platform incorporates the ICH2 IDE controller with two sets of interface signals (primary and secondary) that can be independently enabled, tri-stated or driven low. The platform supports Ultra ATA/100 for transfers up to 100MB/sec, in addition to Ultra ATA/66, and Ultra ATA/33 modes.

1.2.3.7. **Expanded USB Support**

The Intel® 815E chipset platform contains two USB Host Controllers. Each Host Controller includes a root hub with two separate USB ports each, for a total of 4 USB ports. The addition of a second USB Host Controller expands the functionality of the platform.

1.2.3.8. **Manageability and Other Enhancements**

The Intel® 815E chipset platform integrates several functions designed to manage the system and lower the total cost of ownership (TCO) of the system. The platform supports all features in the Intel® 815E chipset, in addition to the following features. These system management functions are designed to report errors, diagnose the system, and recover from system lockups, without the aid of an external microcontroller.

**SMBus**

The ICH2 integrates a SMBus controller. The SMBus provides an interface for managing peripherals such as serial presence detection (SPD) and thermal sensors. The slave interface allows an external microcontroller to access system resources.

**Interrupt Controller**

The interrupt capabilities of the Intel® 815E chipset platform expand support for up to 8 PCI interrupt pins and PCI 2.2 message-based interrupts. In addition, the ICH2 supports system bus interrupt delivery.

**Firmware Hub (FWH)**

The Intel® 815E chipset platform supports firmware hub BIOS memory sizes up to 8 MB for increased system flexibility.
1.2.3.9. AC’97 6-Channel Support

The Audio Codec ’97 (AC’97) Specification defines a digital interface that can be used to attach an audio codec (AC), a modem codec (MC), an audio/modem codec (AMC), or both an AC and a MC. The AC’97 Specification defines the interface between the system logic and the audio or modem codec known as the AC’97 Digital Link.

The Intel® 815E chipset’s AC’97 (with the appropriate codecs) not only replaces ISA audio and modem functionality, but also improves overall platform integration by incorporating the AC’97 digital link. Using Intel® 815E chipset’s integrated AC’97 digital link reduces cost and eases migration from ISA.

By using an audio codec, the AC’97 digital link allows for cost-effective, high-quality, integrated audio on the Intel® 815E chipset platform. In addition, an AC’97 soft modem can be implemented with the use of a modem codec. Several system options exist when implementing AC’97. The Intel® 815E chipset’s integrated digital link allows several external codecs to be connected to the ICH2. The system designer can provide audio with an audio codec, a modem with a modem codec, or an integrated audio/modem codec (Figure 3a). The digital link is expanded to support two audio codecs (Figure 3a) or a combination of an audio and modem codec (Figure 3b).

Modem implementation for different countries must be taken into consideration, as telephone systems may vary. By implementing a split design, the audio codec can be on board and the modem codec can be placed on a riser. Intel is developing a Communications and Networking Riser connector.

The digital link in the ICH2 is AC’97 Rev. 2.1 compliant, supporting two codecs with independent PCI functions for audio and modem. Microphone input and left and right audio channels are supported for a high-quality, two-speaker audio solution. Wake-on-ring-from-suspend also is supported with the appropriate modem codec.

The Intel® 815E chipset platform expands audio capability with support for up to six channels of PCM audio output (i.e., full AC3 decode). Six-channel audio consists of Front Left, Front Right, Back Left, Back Right, Center and Woofer, for a complete surround sound effect. ICH2 has expanded support for two audio codecs on the AC’97 digital link.
Figure 3. AC’97 Audio and Modem Connections

a) AC’97 with Audio Codecs (4-Channel Secondary)

ICH2 360 EBGA

AC’97 Digital Link

AC’97 Audio Codec

Audio Port

AC’97 Audio Codec

Audio Port

b) AC’97 with Modem and Audio Codecs

ICH2 360 EBGA

AC’97 Digital Link

AC’97 Modem Codec

Audio Port

c) AC’97 with Audio/Modem Codec

ICH2 360 EBGA

AC’97 Digital Link

AC’97 Audio/Modem Codec

Audio Port

Modern Port
1.2.3.10. Low-Pin-Count (LPC) Interface

In the Intel® 815E chipset platform, the Super I/O (SIO) component has migrated to the Low-Pin-Count (LPC) interface. Migration to the LPC interface allows for lower-cost Super I/O designs. The LPC Super I/O component requires the same feature set as traditional Super I/O components. It should include a keyboard and mouse controller, floppy disk controller, and serial and parallel ports. In addition to the Super I/O features, an integrated game port is recommended because the AC’97 interface does not provide support for a game port. In systems with ISA audio, the game port typically existed on the audio card. The fifteen-pin game port connector provides for two joysticks and a two-wire MPU-401 MIDI interface. Consult your preferred Super I/O vendor for a comprehensive list of the devices offered and the features supported.

In addition, depending on system requirements, specific system I/O requirements may be integrated into the LPC Super I/O. For example, a USB hub may be integrated to connect to the ICH2 USB output and extend it to multiple USB connectors. Other SIO integration targets include a device bay controller or an ISA-IRQ-to-serial-IRQ converter to support a PCI-to-ISA bridge. Contact your Super I/O vendor to ensure the availability of desired LPC Super I/O features.

1.2.3.11. Security – The Intel® Random Number Generator

The Intel® 815E chipset based system contains the first of Intel’s platform security features, the Intel® Random Number Generator (RNG). The Intel® RNG is a component of the 82802 Firmware Hub (FWH), and it supplies applications and security middleware products with true non-deterministic random numbers, through the Intel® Security Driver.

Better random numbers lead to better security. Most cryptographic functions, especially functions that provide authentication or encryption services, require random numbers for such purposes as key generation. One attack on those cryptographic functions is to predict the random numbers being used to generate those keys. Current methods that use system and user input to seed a pseudo-random number generator have proved vulnerable to such attacks. The RNG uses thermal noise across a resistor to generate true non-deterministic, unpredictable random numbers.

Applications often access cryptographic functions through security middleware products such as Microsoft’s CAPI*, RSA’s BSAFE*, and the OpenGroup’s CDSA*. Intel is working to ensure that middleware products and applications are enabled to take advantage of this capability. By implementing the BIOS requirements and testing and loading the Intel® Security Driver, it is possible to ensure that the Intel® RNG is enabled for a platform design.
The ICH2BIOS Specification contains complete details regarding BIOS requirements for enabling the RNG. In summary, the system BIOS must contain a System Device Node for the FWH device for plug-and-play operating systems (OS) to use the Random Number Generator through the Security Driver. The devnode is required for the OS to find the FWH at enumeration time, and the specific devnode number associates the FWH with the Security Driver.

- The BIOS must report a single device node for the FWH.
- Intel®-specific EISA ID (devnode number must be INT0800)
- Device type: System peripherals / other
- Device attrib: Non-configurable and cannot be disabled
- ANSI ID string: “Intel FWH”
- Memory range descriptor: Describing feature space
- For PnP OSes, BIOS ranges are allocated through E820h and ACPI structures, as in current BIOSes.
- For non-PnP OSes, FWH ranges should be reserved through the Int 15h E820h function.

A complete Intel® 815E chipset-based system must have the Security Driver loaded for applications to take advantage of the Random Number Generator. The Security Driver implements an interface that middleware and some applications call to access the RNG. The Security Driver can be obtained from the PCG Chipset Driver download website at http://developer.intel.com/design/chipsets/drivers/SWDev/.
2. General Design Considerations

This section documents motherboard layout and routing guidelines for Intel® 815E chipset-based systems. This section does not discuss the functional aspects of any bus or the layout guidelines for an add-in device.

If the guidelines listed in this document are not followed, it is very important that thorough signal integrity and timing simulations be completed for each design. Even when the guidelines are followed, critical signals should be simulated to ensure the proper signal integrity and flight time. Any deviation from these guidelines should be simulated.

The trace impedance typically noted (i.e., 60 Ω ± 15%) is the “nominal” trace impedance for a 5-mil-wide trace. That is, it is the impedance of the trace when not subjected to the fields created by changing current in neighboring traces. When calculating flight times, it is important to consider the minimum and maximum impedance of a trace, based on the switching of neighboring traces. The use of wider spaces between the traces can minimize this trace-to-trace coupling. In addition, these wider spaces reduce the settling time.

Coupling between two traces is a function of the coupled length, the distance separating the traces, the signal edge rate, and the degree of mutual capacitance and inductance. To minimize the effects of trace-to-trace coupling, the routing guidelines documented in this section should be followed.

Additionally, these routing guidelines are created using a PCB stack-up similar to that illustrated in the following figure.

2.1. Nominal Board Stack-up

The Intel® 815E chipset platform requires a board stack-up yielding a target impedance of 60 Ω ± 15% with a 5-mil nominal trace width. The following figure presents an example stack-up that achieves this. It is a 4-layer printed circuit board (PCB) construction using 53%-resin FR4 material.

![Figure 4. Board Construction Example for 60-Ω Nominal Stack-up](board_4.5mil_stackup)
3. Component Quadrant Layouts

The previous figure illustrates the relative signal quadrant locations on the GMCH ballout. It does not represent the actual ballout. Refer to the Intel® 815 Chipset Family: 82815 Graphics and Memory Controller Hub (GMCH) Datasheet for the actual ballout.
The diagram in the previous figure illustrates the relative signal quadrant locations on the ICH2 ballout. It does not represent the actual ballout. Refer to the Intel® 82801BA I/O Controller Hub 2 (ICH2) Datasheet for the actual ballout.
Figure 7. Firmware Hub (FWH) Packages

FWH Interface (40-Lead TSOP)

FWH Interface (32-Lead PLCC, 0.450" x 0.550")

Top View
This page is intentionally left blank.
4. **System Bus Design Guidelines**

4.1. **Introduction**

The newest generation of the Intel® Pentium® III processor delivers higher performance by integrating the Level 2 cache into the processor and running it at the processor’s core speed. The Intel® Pentium® III processor runs at a higher core and system bus speeds than previous-generation IA-32 processors, while maintaining hardware and software compatibility with earlier Intel® Pentium® III processors. New Flip Chip-Pin Grid Array (FC-PGA) package technology enables compatibility with the PGA370 socket.

This section presents the design considerations for flexible platforms capable of using the Intel® 815E chipset with the full range of Intel® Pentium® III processors using the PGA370 socket.

4.1.1. **Terminology**

For this document, the following terminology applies:

- *Flexible PGA370* refers to new-generation Intel® 815E chipsets using the new, “flexible” PGA370 socket. In general, these designs support 100/133-MHz system bus operation, VRM 8.4 DC-DC converter guidelines, and the Intel® Pentium® III processor (FC-PGA) in single-microprocessor based designs.

*Note:* The system bus speed supported by the design is based on the capabilities of the used processor, chipset, and clock driver.

4.2. **System Bus Routing Guidelines**

The following layout guide supports designs using Intel® Pentium® III processors with the Intel® 815E chipset. The solution covers system bus speeds of 100/133 MHz for Intel® Pentium® III processors. The solution proposed in this section requires the motherboard design to terminate the system bus AGTL+ signals with 56 Ω ±5% Rtt resistors. Intel® Pentium® III processors in FC-PGA must also be configured to 110-Ω internal Rtt resistors.

4.2.1. **Initial Timing Analysis**

The following table lists the AGTL+ component timings of the processors and Intel® 815E chipset’s GMCH defined at the pins. *These timings are for reference only. Obtain each processor’s specifications from its respective processor electrical, mechanical, and thermal specification and the appropriate Intel® 815E chipset component specification.*
Table 1. Intel® Pentium® III Processor AGTL+ Parameters for Example Calculations

<table>
<thead>
<tr>
<th>IC Parameters</th>
<th>Intel® Pentium® III Processor (FC-PGA) at 133-MHz System Bus</th>
<th>82815 GMCH</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock to Output maximum (T_{CO,MAX})</td>
<td>3.25 ns (for 66/100/133-MHz system bus speeds)</td>
<td>4.1</td>
<td>2</td>
</tr>
<tr>
<td>Clock to Output minimum (T_{CO,MIN})</td>
<td>0.40 ns (for 66/100/133-MHz system bus)</td>
<td>1.05</td>
<td>2</td>
</tr>
<tr>
<td>Setup time (T_{SUL,MIN})</td>
<td>1.20 ns for BREQ Lines</td>
<td>2.65</td>
<td>2,3</td>
</tr>
<tr>
<td></td>
<td>0.95 for all other AGTL+ Lines @ 133 MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>1.20 ns for all other AGTL+ Lines @ 66/100 MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Hold time (T_{HOLD})</td>
<td>1.0 ns (for 66/100/133-MHz system bus speeds)</td>
<td>0.10</td>
<td></td>
</tr>
</tbody>
</table>

**NOTES:**
1. All times in nanoseconds.
2. **Numbers in table are for reference only.** These timing parameters are subject to change. Check the appropriate component documentation for the valid timing parameter values.
3. T_{SUL,MIN} = 2.65 ns assumes that the GMCH sees a minimum edge rate equal to 0.3 V/ns.

The following table contains an example AGTL+ initial maximum flight time, and Table 3 contains an example minimum flight time calculation for a 133-MHz, uniprocessor system using the Intel® Pentium® III processor (FC-PGA) and the Intel® 815E chipset’s system bus. Note that assumed values were used for the clock skew and clock jitter. The clock skew and clock jitter values depend on the clock components and the distribution method chosen for a particular design and must be budgeted into the initial timing equations, as appropriate for each design.

The following table and Table 3 were derived assuming the following:

- CLK_{SKEW} = 0.20 ns (Note: This assumes that the clock driver pin-to-pin skew is reduced to 50 ps by tying the two host clock outputs together (i.e., “ganging”) at the clock driver output pins, and that the PCB clock routing skew is 150 ps. The system timing budget must assume 0.175 ns of clock driver skew if outputs are not tied together as well as the use of a clock driver that meets the CK-815 Clock Synthesizer/Driver Specification.)

- CLK_{JITTER} = 0.250 ns

See the respective processor’s electrical, mechanical, and thermal specification, the appropriate Intel® 815E chipset documentation, and the CK-815 Clock Synthesizer/Driver Specification for details on clock skew and jitter specifications. Exact details regarding the host clock routing topology are provided with the platform design guideline.
Table 2. Example T_{FLT, MAX} Calculations for 133-MHz Bus

<table>
<thead>
<tr>
<th>Driver</th>
<th>Receiver</th>
<th>Clik Period¹</th>
<th>TCO_MAX</th>
<th>TSU_MIN</th>
<th>ClkSKEW</th>
<th>ClkJITTER</th>
<th>M_ADJ</th>
<th>Recommended T_{FLT, MAX}</th>
</tr>
</thead>
<tbody>
<tr>
<td>Processor</td>
<td>GMCH</td>
<td>7.50</td>
<td>3.25</td>
<td>2.65</td>
<td>0.20</td>
<td>0.25</td>
<td>0.40</td>
<td>1.1</td>
</tr>
<tr>
<td>GMCH</td>
<td>Processor</td>
<td>7.50</td>
<td>4.1</td>
<td>1.20</td>
<td>0.20</td>
<td>0.25</td>
<td>0.40</td>
<td>1.35</td>
</tr>
</tbody>
</table>

NOTES:
1. All times in nanoseconds
2. BCLK period = 7.50 ns @ 133.33 MHz

Table 3. Example T_{FLT, MIN} Calculations (Frequency Independent)

<table>
<thead>
<tr>
<th>Driver</th>
<th>Receiver</th>
<th>T_HOLD</th>
<th>ClkSKEW</th>
<th>TCO_MIN</th>
<th>Recommended T_{FLT, MIN}</th>
</tr>
</thead>
<tbody>
<tr>
<td>Processor</td>
<td>GMCH</td>
<td>0.10</td>
<td>0.20</td>
<td>0.40</td>
<td>0.10</td>
</tr>
<tr>
<td>GMCH</td>
<td>Processor</td>
<td>1.00</td>
<td>0.20</td>
<td>1.05</td>
<td>0.15</td>
</tr>
</tbody>
</table>

NOTES:
1. All times in nanoseconds

The flight times in Table 2 include margin to account for the following phenomena that Intel observed when multiple bits are switching simultaneously. These multi-bit effects can adversely affect the flight time and signal quality and sometimes are not accounted for during simulation. Accordingly, the maximum flight times depend on the baseboard design and additional adjustment factors or margins are recommended.

- SSO push-out or pull-in
- Rising or falling edge rate degradation at the receiver caused by inductance in the current return path, requiring extrapolation that causes additional delay
- Cross-talk on the PCB and inside the package can cause variation in the signals.

There are additional effects that may not necessarily be covered by the multi-bit adjustment factor and should be budgeted as appropriate to the baseboard design. Examples include:

- The effective board propagation constant (SEFF), which is a function of:
  - Dielectric constant ($\varepsilon_r$) of the PCB material
  - Type of trace connecting the components (stripline or microstrip)
  - Length of the trace and the load of the components on the trace. Note that the board propagation constant multiplied by the trace length is a component of the flight time, but not necessarily equal to the flight time.
4.3. **General Topology and Layout Guidelines**

The following topology and layout guidelines are preliminary and subject to change. The guidelines are derived from empirical testing with the Intel® 810E chipset as well as correlative simulations with preliminary Intel® 815E chipset package models. Refer to the Intel® Celeron™ processor datasheet and the Intel® Pentium® III processor for the PGA370 socket datasheet for detailed information on processor signal groups and pin definitions.

In the Single-Ended Termination (SET) topology for the 370-pin socket (PGA370), the termination should be placed close to the processor on the motherboard. There is no termination present at the chipset end of the network. Due to the lack of termination, SET will exhibit much more ringback than the dual-terminated topology. Extra care will be required in SET simulations to make sure that the ringback specs are met under the worst-case signal quality conditions. Intel® 815E chipset designs require all AGTL+ signals to be terminated with a 56-Ω termination on the motherboard. To ensure processor signal integrity requirements, it is highly recommended that all system bus signal segments be referenced to the ground plane for the entire route.

**Figure 8. Topology for 370-Pin Socket Designs with Single-Ended Termination (SET)**

![Topology for Single-Ended Termination (SET) for 370-Pin Socket Designs](sys_bus_topo_PGA370)

**Table 4. Segment Descriptions and Lengths for Figure 8**

<table>
<thead>
<tr>
<th>Segment</th>
<th>Description</th>
<th>Min. Length (inches)</th>
<th>Max. Length (inches)</th>
</tr>
</thead>
<tbody>
<tr>
<td>L1+L2</td>
<td>GMCH to Rtt stub</td>
<td>1.90</td>
<td>4.50</td>
</tr>
<tr>
<td>L2</td>
<td>PGA370 pin to Rtt stub</td>
<td>0.0</td>
<td>0.20</td>
</tr>
<tr>
<td>L3</td>
<td>Rtt stub length</td>
<td>0.50</td>
<td>2.50</td>
</tr>
</tbody>
</table>

**NOTES:**
1. All AGTL+ bus signals should be referenced to the ground plane for the entire route.
• AGTL+ signals should be routed with trace lengths within the range specified for L1+L2 from the processor pin to the chipset.

• Use an intragroup AGTL+ spacing : line width : dielectric thickness ratio of at least 2:1:1 for microstrip geometry. If $\varepsilon_r = 4.5$, this should limit coupling to 3.4%. For example, intragroup AGTL+ routing could use 10-mil spacing, 5-mil traces, and a 5-mil prepreg between the signal layer and the plane it references (assuming a 4-layer motherboard design).

• The recommended trace width is 5 mils, but not greater than 6 mils.

The following table contains the trace width:space ratios assumed for this topology. Three types of cross-talk are considered in this guideline: Intragroup AGTL+, Intergroup AGTL+, and AGTL+ to non-AGTL+. Intragroup AGTL+ cross-talk involves interference between AGTL+ signals within the same group. Intergroup AGTL+ cross-talk involves interference from AGTL+ signals in a particular group to AGTL+ signals in a different group. An example of AGTL+ to non-AGTL+ cross-talk is when CMOS and AGTL+ signals interfere with each other.

<table>
<thead>
<tr>
<th>Cross-Talk Type</th>
<th>Trace Width:Space Ratios$^{1,2}$</th>
</tr>
</thead>
<tbody>
<tr>
<td>Intragroup AGTL+ signals (same group AGTL+)</td>
<td>5:10 or 6:12</td>
</tr>
<tr>
<td>Intergroup AGTL+ signals (different group AGTL+)</td>
<td>5:15 or 6:18</td>
</tr>
<tr>
<td>AGTL+ to System Memory Signals</td>
<td>5:30 or 6:36</td>
</tr>
<tr>
<td>AGTL+ to non-AGTL+</td>
<td>5:20 or 6:24</td>
</tr>
</tbody>
</table>

NOTES:
1. Edge to edge spacing.
2. Units are in mils.

4.3.1.1. Motherboard Layout Rules for AGTL+ Signals

Ground Reference

It is strongly recommended that AGTL+ signals be routed on the signal layer next to the ground layer (referenced to ground). It is important to provide an effective signal return path with low inductance. The best signal routing is directly adjacent to a solid GND plane with no splits or cuts. Eliminate parallel traces between layers not separated by a power or ground plane.

Reference Plane Splits

Splits in reference planes disrupt signal return paths and increase overshoot/undershoot due to significantly increased inductance.
Processor Connector Breakout

It is strongly recommended that AGTL+ signals do not traverse multiple signal layers. Intel recommends breaking out all signals from the connector on the same layer. If routing is tight, break out from the connector on the opposite routing layer over a ground reference and cross over to main signal layer near the processor connector.

**Note:** Following the previously mentioned layout rules is critical for AGTL+ signal integrity, particularly for the 0.18-micron process technology.

Minimizing Cross-Talk

The following general rules minimize the impact of cross-talk in a high-speed AGTL+ bus design:

- Maximize the space between traces. Wherever possible, maintain a minimum of 10 mils (assuming a 5-mil trace) between trace edges. It may be necessary to use tighter spacing when routing between component pins. When traces must be close and parallel to each other, minimize the distance that they are close together and maximize the distance between the sections when the spacing restrictions are relaxed.

- Avoid parallelism between signals on adjacent layers, if there is no AC reference plane between them. As a rule of thumb, route adjacent layers orthogonally.

- Since AGTL+ is a low-signal-swing technology, it is important to isolate AGTL+ signals from other signals by at least 25 mils. This will avoid coupling from signals that have larger voltage swings, such as 5-V PCI.

- AGTL+ signals must be well isolated from system memory signals. AGTL+ signal trace edges must be at least 30 mils from system memory trace edges within 100 mils of the ball of the Intel® 82815 GMCH.

- Select a board stack-up that minimizes the coupling between adjacent signals. Minimize the nominal characteristic impedance within the AGTL+ specification. This can be done by minimizing the height of the trace from its reference plane, which minimizes cross-talk.

- Route AGTL+ address, data, and control signals in separate groups to minimize cross-talk between groups. Keep at least 25 mils between each group of signals.

- Minimize the dielectric used in the system. This makes the traces closer to their reference plane and thus reduces the cross-talk magnitude.

- Minimize the dielectric process variation used in the PCB fabrication.

- Minimize the cross-sectional area of the traces. This can be done by means of narrower traces and/or by using thinner copper, but the trade-off for this smaller cross-sectional area is higher trace resistivity, which can reduce the falling-edge noise margin because of the I*R loss along the trace.
### 4.3.1.2. Motherboard Layout Rules for Non-AGTL+ (CMOS) Signals

#### Table 6. Routing Guidelines for Non-AGTL+ Signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>Trace Width</th>
<th>Spacing to Other Traces</th>
<th>Trace Length</th>
</tr>
</thead>
<tbody>
<tr>
<td>A20M#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>FERR#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>FLUSH#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>IERR#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>IGNNE#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>INIT#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>LINT[0] (INTR)</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>LINT[1] (NMI)</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>PICD[1:0]</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>PREQ#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>PWRGOOD</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>SLP#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>SMII#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>STPCLK</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
<tr>
<td>THERMTRIP#</td>
<td>5 mils</td>
<td>10 mils</td>
<td>1&quot; to 9&quot;</td>
</tr>
</tbody>
</table>

**NOTES:**
1. Route these signals on any layer or combination of layers.

### 4.3.1.3. THRMDP and THRMDN

These traces (THRMDP and THRMDN) route the processor’s thermal diode connections. The thermal diode operates at very low currents and may be susceptible to cross-talk. The traces should be routed close together to reduce loop area and inductance.

#### Figure 9. Routing for THRMDP and THRMDN

![Diagram of THRMDP and THRMDN routing](image)

**NOTES:**
1. Route these traces parallel and equalize lengths within ±0.5".
2. Route THRMDP and THRMDN on the same layer.
4.3.1.4. Additional Routing and Placement Considerations

- Distribute VTT with a wide trace. A 0.050” minimum trace is recommended to minimize DC losses. Route the VTT trace to all components on the host bus. Be sure to include decoupling capacitors.

- The VTT voltage should be 1.5 V ± 3% for static conditions, and 1.5 V ± 9% for worst-case transient conditions.

- Place resistor divider pairs for \( V_{\text{REF}} \) generation at the GMCH component. \( V_{\text{REF}} \) also is delivered to the processor.

4.3.2. GTLREF Topology and Layout for Debug

It is strongly recommended that resistor sites be added to the layout to split the GTLREF sources to the processor and the chipset. This will allow the designer to independently modify the reference voltage to each component for debug purposes. The recommended GTLREF circuit topology is shown in the figure below.

Figure 10. GTLREF Circuit Topology

- Normal shared GTLREF (one source, routed to both the GMCH and CPU)
  - Populate R1, R2, and R3 with values shown
  - Do NOT Populate R4 and R5

- Independent GTLREF for Platform Debug (independent sources for each the GMCH and processor)
  - Populate R1, R2, R4, and R5 with values shown
  - Do NOT Populate R3

GTLREF Layout and Routing Guidelines

- Place all resistor sites for GTLREF generation close to the GMCH.
- Route GTLREF with as wide a trace as possible.
- Use 1-0.1uF decoupling capacitor for every 2 GTLREF pins at the CPU (4 capacitors total). Place as close as possible (within 500mils) to the Socket 370 GTLREF pins.
- Use 1-0.1uF decoupling capacitor for each of the 2 GTLREF pins at the GMCH (2 capacitors total). Place as close as possible to the GMCH GTLREF balls.
4.4. Electrical Differences for Flexible PGA370 Designs

There are several electrical changes between the legacy PGA370 and flexible PGA370 design, as follows:

- Changes to the PGA370 socket pin definitions. Intel® Pentium® III processors (FC-PGA) utilize a superset of the Intel® Celeron™ processor (PPGA) pin definition.
- Addition of VTT (AGTL+ termination voltage) delivery to the PGA370 socket.
- BSEL[1:0] implementation differences. BSEL1 has been added to select either a 100-MHz or 133-MHz system bus frequency setting from the clock synthesizer.
- Additional PLL reference voltage, 1.25 V, on new CLKREF pin.
- More stringent undershoot/overshoot requirements for CMOS and AGTL+ signals.
- Addition of on-die Rtt (AGTL+ termination resistors) for the FC-PGA processor. The requirement for on-motherboard Rtt implementation remains if supporting the Intel® Celeron™ PPGA processor. If only supporting FC-PGA processors, the reset signal (RESET#) still requires termination to VTT on the motherboard.
**4.5. PGA370 Socket Definition Details**

The following tables compare legacy PGA370 pin names and functions with new flexible PGA370 pin names and functions. Designers must pay close attention to the notes section of this table for compatibility concerns regarding these pin changes.

**Table 7. Platform Pin Definition Comparison for Single-Microprocessor Designs**

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Legacy PGA370 Pin Name</th>
<th>Flexible PGA370 Pin Name</th>
<th>Function</th>
<th>Type</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>A29</td>
<td>Reserved</td>
<td>DEP7#</td>
<td>Data bus ECC data</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>A31</td>
<td>Reserved</td>
<td>DEP3#</td>
<td>Data bus ECC data</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>A33</td>
<td>Reserved</td>
<td>DEP2#</td>
<td>Data bus ECC data</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>AA33</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
<td>Power/other</td>
<td>4</td>
</tr>
<tr>
<td>AA35</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
<td>Power/other</td>
<td>4</td>
</tr>
<tr>
<td>AC1</td>
<td>Reserved</td>
<td>A33#</td>
<td>Additional AGTL+ address</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>AC37</td>
<td>Reserved</td>
<td>RSP#</td>
<td>Response parity</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>AF4</td>
<td>Reserved</td>
<td>A35#</td>
<td>Additional AGTL+ address</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>AH20</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
<td>Power</td>
<td></td>
</tr>
<tr>
<td>AH4</td>
<td>Reserved</td>
<td>RESET#</td>
<td>Processor reset (used by the Intel® Pentium® III processor FC-PGA)</td>
<td>AGTL+, I/O</td>
<td>3</td>
</tr>
<tr>
<td>AJ31</td>
<td>GND</td>
<td>BSEL1</td>
<td>System bus frequency select</td>
<td>CMOS, I/O</td>
<td>1</td>
</tr>
<tr>
<td>AK16</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
<td>Power</td>
<td></td>
</tr>
<tr>
<td>AK24</td>
<td>Reserved</td>
<td>AERR#</td>
<td>Address parity error</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>AL11</td>
<td>Reserved</td>
<td>AP0#</td>
<td>Address parity</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>AL13</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
<td>Power</td>
<td></td>
</tr>
<tr>
<td>AL21</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
<td>Power</td>
<td></td>
</tr>
<tr>
<td>AM2</td>
<td>GND</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
<td>1</td>
</tr>
<tr>
<td>AN11</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
<td>Power</td>
<td></td>
</tr>
<tr>
<td>AN13</td>
<td>Reserved</td>
<td>AP1#</td>
<td>Address parity</td>
<td>AGTL+, I/O</td>
<td>2</td>
</tr>
<tr>
<td>AN15</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
<td>Power</td>
<td></td>
</tr>
</tbody>
</table>
### Pin # | Legacy PGA370 Pin Name | Flexible PGA370 Pin Name | Function | Type | Notes
--- | --- | --- | --- | --- | ---
AN21 | Reserved | VTT | AGTL+ termination voltage | Power/other | 4
AN23 | Reserved | RP# | Request parity | AGTL+, I/O | 
B36 | Reserved | BINIT# | Bus initialization | AGTL+, I/O | 2
C29 | Reserved | DEP5# | Data bus ECC data | AGTL+, I/O | 2
C31 | Reserved | DEP1# | Data bus ECC data | AGTL+, I/O | 2
C33 | Reserved | DEP0# | Data bus ECC data | AGTL+, I/O | 2
E23 | Reserved | VTT | AGTL+ termination voltage | Power/other | 4
E29 | Reserved | DEP6# | Data bus ECC data | AGTL+, I/O | 2
E31 | Reserved | DEP4# | Data bus ECC data | AGTL+, I/O | 2
G35 | Reserved | VTT | AGTL+ termination voltage | Power/other | 
G37 | Reserved | See Note 5 | 
S33 | Reserved | VTT | AGTL+ termination voltage | Power/other | 4
S37 | Reserved | VTT | AGTL+ termination voltage | Power/other | 4
U35 | Reserved | VTT | AGTL+ termination voltage | Power/other | 4
U37 | Reserved | VTT | AGTL+ termination voltage | Power/other | 4
V4 | Reserved | BERR# | Bus error | AGTL+, I/O | 2
W3 | Reserved | A34# | Additional AGTL+ address | AGTL+, I/O | 2
X4 | RESET# | RESET2# | Processor reset (used by the Intel® Celeron™ processor (PPGA)) | AGTL+, I | 3
X6 | Reserved | A32# | Additional AGTL+ address | AGTL+, I/O | 2
Y33 | GND | CLKREF | 1.25-V PLL reference | Power | 1

### NOTES:
1. These signals are defined as ground (Vss) in legacy designs utilizing the PGA370 socket. For new flexible PGA370 designs, use the new signal definitions. These new signal definitions are backwards compatible with the Intel® Celeron™ processor (PPGA).
2. While these signals are not used with Intel® 815E chipset designs, they are available for chipsets that do support these functions. Only the Intel® Pentium® III processor (FC-PGA) offers these capabilities in the PGA370 platform.
3. The AGTL+ reset signal, RESET#, is delivered to pin X4 on legacy PGA370 designs. In flexible PGA370 designs, it is delivered to X4 and AH4 pins.
4. RESET2# is not required for platforms that do not support the Intel® Celeron™ processor. Pin X4 should then be connected to ground.
5. These pins must be connected to the 1.5-V VTT plane.
6. This pin must be connected to VTT for platforms using the Intel® Pentium® III processor based on the cA2 stepping. Refer to the Intel® Pentium® III processor specification update for stepping details.
Table 8. Processor Pin Definition Comparison

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Intel® Celeron™ Processor (PPGA) Pin Name</th>
<th>Intel® Celeron™ Processor FC-PGA Pin Name</th>
<th>Intel® Pentium® III Processor FC-PGA Pin Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>A29</td>
<td>Reserved</td>
<td>Reserved</td>
<td>DEP7#</td>
<td>Data bus ECC data</td>
</tr>
<tr>
<td>A31</td>
<td>Reserved</td>
<td>Reserved</td>
<td>DEP3#</td>
<td>Data bus ECC data</td>
</tr>
<tr>
<td>A33</td>
<td>Reserved</td>
<td>Reserved</td>
<td>DEP2#</td>
<td>Data bus ECC data</td>
</tr>
<tr>
<td>AA33</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AA35</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AC1</td>
<td>Reserved</td>
<td>Reserved</td>
<td>A33#</td>
<td>Additional AGTL+ address</td>
</tr>
<tr>
<td>AC37</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RSP#</td>
<td>Response parity</td>
</tr>
<tr>
<td>AF4</td>
<td>Reserved</td>
<td>Reserved</td>
<td>A35#</td>
<td>Additional AGTL+ address</td>
</tr>
<tr>
<td>AH20</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AH4</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RESET#</td>
<td>Processor reset (used by the Intel® Pentium® III processor in FC-PGA)</td>
</tr>
<tr>
<td>AJ31</td>
<td>GND</td>
<td>BSEL1</td>
<td>BSEL1</td>
<td>System bus frequency select</td>
</tr>
<tr>
<td>AK16</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AK24</td>
<td>Reserved</td>
<td>Reserved</td>
<td>AERR#</td>
<td>Address parity error</td>
</tr>
<tr>
<td>AL11</td>
<td>Reserved</td>
<td>Reserved</td>
<td>AP0#</td>
<td>Address parity</td>
</tr>
<tr>
<td>AL13</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AL21</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AM2</td>
<td>GND</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>AN11</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AN13</td>
<td>Reserved</td>
<td>Reserved</td>
<td>AP1#</td>
<td>Address parity</td>
</tr>
<tr>
<td>AN15</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AN21</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>AN23</td>
<td>Reserved</td>
<td>Reserved</td>
<td>RP#</td>
<td>Request parity</td>
</tr>
<tr>
<td>B36</td>
<td>Reserved</td>
<td>Reserved</td>
<td>BINIT#</td>
<td>Bus initialization</td>
</tr>
<tr>
<td>C29</td>
<td>Reserved</td>
<td>Reserved</td>
<td>DEP5#</td>
<td>Data bus ECC data</td>
</tr>
<tr>
<td>C31</td>
<td>Reserved</td>
<td>Reserved</td>
<td>DEP1#</td>
<td>Data bus ECC data</td>
</tr>
<tr>
<td>C33</td>
<td>Reserved</td>
<td>Reserved</td>
<td>DEP0#</td>
<td>Data bus ECC data</td>
</tr>
<tr>
<td>E23</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>E29</td>
<td>Reserved</td>
<td>Reserved</td>
<td>DEP6#</td>
<td>Data bus ECC data</td>
</tr>
<tr>
<td>E31</td>
<td>Reserved</td>
<td>Reserved</td>
<td>DEP4#</td>
<td>Data bus ECC data</td>
</tr>
<tr>
<td>G35</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>S33</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
<tr>
<td>S37</td>
<td>Reserved</td>
<td>Reserved</td>
<td>VTT</td>
<td>AGTL+ termination voltage</td>
</tr>
</tbody>
</table>
### 4.6. BSEL[1:0] Implementation Differences

An Intel® Pentium® III processor in an FC-PGA utilizes the BSEL1 pin to select either the 100-MHz or 133-MHz system bus frequency setting from the clock synthesizer. While the BSEL0 signal is still connected to the PGA370 socket, an Intel® Pentium® III processor in an FC-PGA does not utilize it. Only Intel® Celeron™ processors in a PGA utilize the BSEL0 signal. Intel® Pentium® III processors in an FC-PGA are 3.3-V tolerant for these signals, as are the clock and chipset. However, the Intel® Celeron™ PGA processor utilizes 2.5-V logic levels on the BSEL signals. Therefore, flexible PGA370 designs utilize 2.5-V logic levels on the BSEL[1:0] signals to support the widest range of processors.

CK-815 has been designed to support selections of 66 MHz, 100 MHz, and 133 MHz. The REF input pin has been redefined to be a frequency selection strap (BSEL1) during power-on and then becomes a 14-MHz reference clock output. The following figure details the new BSEL[1:0] circuit design for flexible PGA370 designs. Note that BSEL[1:0] now are pulled up using 1-kΩ resistors. Also refer to Figure 12 for more details.

#### Figure 11. BSEL[1:0] Circuit Implementation for PGA370 Designs
4.7. CLKREF Circuit Implementation

The CLKREF input, utilized by the Intel® Pentium® III processor (FC-PGA), requires a 1.25-V source. It can be generated from a voltage divider on the Vcc2.5 or Vcc3.3 sources utilizing 1% tolerance resistors. A 4.7-µF decoupling capacitor should be included on this input. See the following figure and the following table for example CLKREF circuits. **Do not use VTT as the source for this reference!**

Figure 12. Examples for CLKREF Divider Circuit

![Diagram of CLKREF Divider Circuit](sys_bus_CLKREF_divider)

Table 9. Resistor Values for CLKREF Divider (3.3-V Source)

<table>
<thead>
<tr>
<th>R1 (Ω)</th>
<th>R2 (Ω)</th>
<th>CLKREF Voltage (V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>182</td>
<td>110</td>
<td>1.243</td>
</tr>
<tr>
<td>301</td>
<td>182</td>
<td>1.243</td>
</tr>
<tr>
<td>374</td>
<td>221</td>
<td>1.226</td>
</tr>
<tr>
<td>499</td>
<td>301</td>
<td>1.242</td>
</tr>
</tbody>
</table>

4.8. Undershoot/Overshoot Requirements

Undershoot and overshoot specifications become more critical as the process technology for microprocessors shrink due to thinner gate oxide. Violating these undershoot and overshoot limits will degrade the life expectancy of the processor.

The Intel® Pentium® III processor in FC-PGA has more restrictive overshoot and undershoot requirements for system bus signals than previous processors. These requirements stipulate that a signal at the output of the driver buffer and at the input of the receiver buffer must not exceed the maximum absolute overshoot voltage limit (2.18 V) and the minimum absolute undershoot voltage limit (-0.58 V). Exceeding these limits will damage the FC-PGA processor. There is also a time-dependent, non-linear overshoot and undershoot requirement that depends on the amplitude and duration of the overshoot/undershoot. See the appropriate Intel® Pentium® III FC-PGA processor’s electrical, mechanical and thermal specification for more details on the FC-PGA processor overshoot/undershoot specifications. A new undershoot/overshoot checking tool will be made available to assist in understanding whether or not simulation results or actual oscilloscope measurements meet signal integrity requirements in the datasheet.
4.9. Processor Reset Requirements

Flexible PGA370 designs must route the AGTL+ reset signal from the chipset to two pins on the processor as well as to the debug port connector. This reset signal is connected to pins AH4 (RESET#) and X4 (RESET2#) at the PGA370 socket. Finally, the AGTL+ reset signal must always be terminated to VTT on the motherboard.

Designs that do not support the debug port will not utilize the 240-Ω series resistor or the connection of RESET# to the debug port connector. RESET2# is not required for platforms that do not support the Intel® Celeron™ processor. Pin X4 should then be connected to ground.

The routing rules for the AGTL+ reset signal are shown in the following figure.

*Figure 13. RESET#/RESET2# Routing Guidelines*

![Diagram of RESET#/RESET2# Routing Guidelines]

*Table 10. RESET#/RESET2# Routing Guidelines (see Figure 13)*

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Minimum (in)</th>
<th>Maximum (in)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LenCS</td>
<td>0.5</td>
<td>1.5</td>
</tr>
<tr>
<td>LenITP</td>
<td>1</td>
<td>3</td>
</tr>
<tr>
<td>LenCPU</td>
<td>0.5</td>
<td>1.5</td>
</tr>
<tr>
<td>cs_rtt_stub</td>
<td>0.5</td>
<td>1.5</td>
</tr>
<tr>
<td>cpu_rtt_stub</td>
<td>0.5</td>
<td>1.5</td>
</tr>
</tbody>
</table>
4.10. Determining the Processor Installed Via Hardware Mechanisms

The following table provides the logic decoding to determine which processor is installed in a PGA370 design.

Table 11. Determining the Installed Processor via Hardware Mechanisms

<table>
<thead>
<tr>
<th>VID</th>
<th>VCORE_DET</th>
<th>CPUPRES#</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>1001</td>
<td>0</td>
<td>0</td>
<td>Intel® Pentium® III processor (FC-PGA) installed.</td>
</tr>
<tr>
<td>1011</td>
<td>0</td>
<td>0</td>
<td>Intel® Celeron™ processor (FC-PGA) installed.</td>
</tr>
<tr>
<td>0001</td>
<td>1</td>
<td>0</td>
<td>Intel® Celeron™ processor (PPGA) installed.</td>
</tr>
<tr>
<td>1111</td>
<td>X</td>
<td>1</td>
<td>No processor installed.</td>
</tr>
</tbody>
</table>

4.11. Processor PLL Filter Recommendations

Intel PGA370 processors have internal phase lock loop (PLL) clock generators that are analog and require quiet power supplies to minimize jitter.

4.11.1. Topology

The general desired topology is shown in Figure 15. Not shown are the parasitic routing and local decoupling capacitors. Excluded from the external circuitry are parasitics associated with each component.

4.11.2. Filter Specification

The function of the filter is to protect the PLL from external noise through low-pass attenuation. The low-pass specification, with input at VCCORE and output measured across the capacitor, is as follows:

- < 0.2-dB gain in pass band
- < 0.5-dB attenuation in pass band (see DC drop in next set of requirements)
- > 34-dB attenuation from 1 MHz to 66 MHz
- > 28-dB attenuation from 66 MHz to core frequency

The filter specification is graphically shown in the following figure.
Figure 14. Filter Specification

NOTES:
1. Diagram not to scale.
2. No specification for frequencies beyond $f_{core}$.
3. $f_{peak}$ should be less than 0.05 MHz.

Other requirements:
- Use shielded-type inductor to minimize magnetic pickup.
- Filter should support DC current > 30 mA.
- DC voltage drop from VCC to PLL1 should be < 60 mV, which in practice implies series R < 2 $\Omega$. This also means pass-band (from DC to 1 Hz) attenuation < 0.5 dB for VCC = 1.1 V, and < 0.35 dB for VCC = 1.5 V.
4.11.3. Recommendation for Intel® Platforms

The following tables contain examples of components that meet Intel’s recommendations, when configured in the topology of Figure 15.

**Table 12. Component Recommendations – Inductor**

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Value</th>
<th>Tol.</th>
<th>SRF</th>
<th>Rated I</th>
<th>DCR (Typical)</th>
</tr>
</thead>
<tbody>
<tr>
<td>TDK MLF2012A4R7KT</td>
<td>4.7 µH</td>
<td>10%</td>
<td>35 MHz</td>
<td>30 mA</td>
<td>0.56 Ω (1 Ω max.)</td>
</tr>
<tr>
<td>Murata LQG21N4R7K00T1</td>
<td>4.7 µH</td>
<td>10%</td>
<td>47 MHz</td>
<td>30 mA</td>
<td>0.7 Ω (± 50%)</td>
</tr>
<tr>
<td>Murata LQG21C4R7N00</td>
<td>4.7 µH</td>
<td>30%</td>
<td>35 MHz</td>
<td>30 mA</td>
<td>0.3 Ω max.</td>
</tr>
</tbody>
</table>

**Table 13. Component Recommendations – Capacitor**

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Value</th>
<th>Tolerance</th>
<th>ESL</th>
<th>ESR</th>
</tr>
</thead>
<tbody>
<tr>
<td>Kemet T495D336M016AS</td>
<td>33 µF</td>
<td>20%</td>
<td>2.5 nH</td>
<td>0.225 Ω</td>
</tr>
<tr>
<td>AVX TPSD336M020S0200</td>
<td>33 µF</td>
<td>20%</td>
<td>2.5 nH</td>
<td>0.2 Ω</td>
</tr>
</tbody>
</table>

**Table 14. Component Recommendations – Resistor**

<table>
<thead>
<tr>
<th>Value</th>
<th>Tolerance</th>
<th>Power</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 Ω</td>
<td>10%</td>
<td>1/16 W</td>
<td>Resistor may be implemented with trace resistance, in which case a discrete R is not needed.</td>
</tr>
</tbody>
</table>

To satisfy damping requirements, total series resistance in the filter (from VCC\textsubscript{CORE} to the top plate of the capacitor) must be at least 0.35 Ω. This resistor can be in the form of a discrete component or routing or both. For example, if the picked inductor has minimum DCR of 0.25 Ω, then a routing resistance of at least 0.10 Ω is required. Be careful not to exceed the maximum resistance rule (2 Ω). For example, if using discrete R1 (1 Ω ± 1%), the maximum DCR of the L (trace plus inductor) should be less than 2.0 - 1.1 = 0.9 Ω, which precludes the use of some inductors and sets a max. trace length.

Other routing requirements:

- The capacitor (C) should be close to the PLL1 and PLL2 pins, < 0.1 Ω per route\(^1\).
- The PLL2 route should be parallel and next to the PLL1 route (i.e., minimize loop area).
- The inductor (L) should be close to C. Any routing resistance should be inserted between VCC\textsubscript{CORE} and L.
- Any discrete resistor (R) should be inserted between VCC\textsubscript{CORE} and L.

---
\(^1\) These routes do not count towards the minimum damping R requirement.
Figure 15. Example PLL Filter Using a Discrete Resistor

![Diagram of PLL filter using a discrete resistor](image1)

Figure 16. Example PLL Filter Using a Buried Resistor

![Diagram of PLL filter using a buried resistor](image2)
4.11.4. Custom Solutions

As long as filter performance and requirements as specified and outlined in Section 4.11.2 are satisfied, other solutions are acceptable. Custom solutions should be simulated against a standard reference core model, which is shown in the following figure.

Figure 17. Core Reference Model

![Core Reference Model Diagram]

NOTES:
1. 0.1-Ω resistors represent package routing.
2. 120-pF capacitor represents internal decoupling capacitor.
3. 1-kΩ resistor represents small signal PLL resistance.
4. Be sure to include all component and routing parasitics.
5. Sweep across component/parasitic tolerances.
6. To observe IR drop, use DC current of 30 mA and minimum VccCORE level.
7. For other modules (interposer, DMM, etc), adjust routing resistor if desired, but use minimum numbers.

4.12. Voltage Regulation Guidelines

A flexible PGA370 design will need the voltage regulation module (VRM) or on-board voltage regulator (VR) to be compliant with Intel VRM 8.4 DC-DC Converter Design Guidelines, Rev. 1.5 or higher. This is needed to support the power supply requirements of the Intel® Pentium® III processor (FC-PGA) at speeds greater than 650 MHz. Important points to note regarding VRM 8.4 specifications are as follows:

- The VR/VRM must supply the proper VccCORE voltage to the processor, as indicated by the VID outputs.
- Transient and static tolerances are tighter in the VRM 8.4 DC-DC Converter Design Guidelines than in the VRM 8.2 DC-DC Converter Design Guidelines. This will require additional analysis of the motherboard power delivery solution.
- Maximum current for VccCORE has increased to 18.4A for flexible motherboard designs.
- Additional motherboard decoupling for the processor power supplies is needed to meet VRM 8.4 DC-DC Converter Design Guidelines, Ver. 1.5.
4.13. **Decoupling Guidelines for Flexible PGA370 Designs**

These preliminary decoupling guidelines for flexible PGA370 designs are estimated to meet the specifications of *VRM 8.4 DC-DC Converter Design Guidelines, Ver. 1.5* (Vcc = 1.6 V, Icc = 0.8–18.4 A).

4.13.1. **Vcc\_CORE Decoupling Design**

- **Ten** or more 4.7-µF capacitors in 1206 packages.

All capacitors should be placed within the PGA370 socket cavity and mounted on the primary side of the motherboard. The capacitors are arranged to minimize the overall inductance between the Vcc\_CORE/Vss power pins, as shown in the following figure.

*Figure 18. Capacitor Placement on the Motherboard*
4.13.2. **VTT Decoupling Design**

For Itt = 3.0 A (max.)

- *Nineteen* 0.1-µF capacitors in 0603 packages placed within 200 mils of AGTL+ termination R-packs, with one capacitor for every two R-packs. These capacitors are shown on the exterior of the previous figure.

4.13.3. **VREF Decoupling Design**

- *Four* 0.1-µF capacitors in 0603 package placed near VREF pins (within 500 mils).

4.14. **Thermal/EMI Considerations**

Flexible motherboard guideline for the Intel® Pentium® III processor (FC-PGA) calls for 30.4 W.

- Increased power density for the Intel® Pentium® III processor in FC-PGA (FMB = 41.9 W/cm²)
- Intel® Pentium® III processors in FC-PGA are specified using Tj, while PPGA processors are specified using Tcase.
- Heatsink for FC-PGA package is not compatible with PPGA processors
- New heatsink clips for FC-PGA processor heatsinks
- Option to add motherboard features to ground the processor heatsink to reduce electromagnetic interference (EMI)


The following figure illustrates the concept of providing the processor heatsink with an AC ground return path. Experiments at Intel have demonstrated improved EMI emissions with prototypes of this solution. Further details will be provided in the next revision of this design guide.

Figure 20 shows the system component keep-out volume above the socket connector required for the reference design thermal solution for high frequency FC-PGA processors. This keep-out envelope provides adequate room for the heat sink, fan and attach hardware under static conditions as well as room for installation of these components on the socket.

Figure 21 shows component keep-outs on the motherboard required to prevent interference with the reference design thermal solution. Note portions of the heat sink and attach hardware hang over the motherboard.

Adhering to these keep-out areas will ensure compatibility with Intel boxed processor products and Intel enabled third party vendor thermal solutions for FC-PGA processors. While the keep-out requirements should provide adequate space for the reference design thermal solution, systems integrators should check their vendor to ensure their specific thermal solutions fit within their specific system designs. Please ensure that the thermal solutions under analysis comprehend the specific thermal design requirements for higher frequency Pentium® III processors.

While thermal solutions for lower frequency FCPGA processors may not require the full keep-out area, larger thermal solutions will be required for higher frequency processors and failure to adhere to the guidelines will result in mechanical interference.
Figure 20. Heat Sink Volumetric Keep Out Regions

Figure 21. Motherboard Component Keep Out Regions
4.15. Debug Port Changes

Due to the lower voltage technology employed with the FC-PGA processor, changes are required to support the debug port. Previously, test access port (TAP) signals used 2.5-V logic, as is the case with the Intel® Celeron processor in the PPGA package. FC-PGA processors utilize 1.5-V logic levels on the TAP. As a result, a new debug port connector is to be used in flexible PGA370 designs. The new 1.5-V connector is the mirror image of the older 2.5-V connector. Either connector will fit into the same printed circuit board layout. Only the pin numbers would change, as is evident in the following drawing. Also required, along with the new connector, is an In-Target Probe (ITP) that is capable of communicating with the TAP at 1.5-V logic levels.

Figure 22. TAP Connector Comparison

![TAP Connector Comparison Diagram]

**Caution:** FC-PGA processors require an in-target probe (ITP) compatible with 1.5-V signal levels on the TAP. Previous ITPs were designed to work with higher voltages and may damage the processor if connected to an FC-PGA processor.

See the processor datasheet for more information regarding the debug port.
This page intentionally left blank.
5. System Memory Design Guidelines

5.1. System Memory Routing Guidelines

Ground plane reference all system memory signals. To provide a good current return path and limit noise on the system memory signals, the signals should be ground referenced from the GMCH to the DIMM connectors and from DIMM connector to DIMM connector. If ground referencing is not possible, system memory signals should be, at a minimum, referenced to a single plane. If single plane referencing is not possible, stitching capacitors should be added no more than 200 mils from the signal via field. System memory signals may via to the backside of the PCB under the GMCH without a stitching capacitor as long as the trace on the topside of the PCB is less than 200 mils. Note that it is recommended that a parallel plate capacitor between VCC3.3SUS and GND be added to account for the current return path discontinuity (See Decoupling section). Use (1) .01uf X7R capacitor per every (5) system memory signals that switch plane references. No more than two vias are allowed on any system memory signal.

If a group of system memory signals need to change layers, a via field should be created and a decoupling capacitor should be added at the end of the via field. Do not route signals in the middle of a via field, this will cause noise to be generated on the current return path of these signals and can lead to issues on these signals. See diagram below. The traces shown are on layer 1 only. The diagram shows signals that are changing layer and two signals that are not changing layer. Note the two signals around the via field create a keep out zone where no signals that do not change layer should be routed.

Figure 23. System Memory Routing Guidelines

![Diagram showing system memory routing guidelines]

- Do not route any signal in the middle of the via field that do not change layers
- Add (1) 0.01 uf capacitor X7R (5) signals that via
- Stagger vias in via field to avoid power/ground plane cut off because of the antipad on the internal layers
5.2. System Memory 2-DIMM Design Guidelines

5.2.1. System Memory 2-DIMM Connectivity

Figure 24. System Memory Connectivity (2 DIMM)

Double-Sided, Unbuffered Pinout without ECC

Notes:
Min. (16 Mbit) 8 MB
Max. (64 Mbit) 256 MB
Max. (128 Mbit) 512 MB

sys_mem_conn_2DIMM
5.2.2. System Memory 2-DIMM Layout Guidelines

Due to the lower voltage technology employed with the FC-PGA processor, changes are required to support the debug port. Previously, test access port (TAP) signals used 2.5-V logic, as is the case with the Intel® Celeron® processor in the PPGA package. FC-PGA processors utilize 1.5-V logic levels on the

![Figure 25. System Memory 2-DIMM Routing Topologies](sys_mem_2DIMM_routing_topo)

In addition to meeting the spacing requirements outlined in Table 15, system memory signal trace edges must be at least 30 mils from any other non-system memory signal trace edge.
Figure 26. System Memory Routing Example

NOTES:
1. Routing in this figure is for example purposes only. It does not necessarily represent complete and correct routing for this interface.
5.3. System Memory 3-DIMM Design Guidelines

5.3.1. System Memory 3-DIMM Connectivity

Figure 27. System Memory Connectivity (3 DIMM)
5.3.2. System Memory 3-DIMM Layout Guidelines

Figure 28. System Memory 3-DIMM Routing Topologies
In addition to meeting the spacing requirements outlined in Table 16, system memory signal trace edges must be at least 30 mils from any other non-system memory signal trace edge.
5.4. **System Memory Decoupling Guidelines**

A minimum of eight 0.1-µF low-ESL ceramic capacitors (e.g., 0603 body type, X7R dielectric) are required and must be as close as possible to the GMCH. They should be placed within at most 70 mils to the edge of the GMCH package edge for VSUS_3.3 decoupling, and they should be evenly distributed around the system memory interface signal field including the side of the GMCH where the system memory interface meets the host interface. There are power and GND balls throughout the system memory ball field of the GMCH that need good local decoupling. Make sure to use at least 14 mil drilled vias and wide traces from the pads of the capacitor to the power or ground plane to create a low inductance path. If possible multiple vias per capacitor pad are recommended to further reduce inductance. To add the decoupling capacitors within 70 mils of the GMCH and/or close to the vias, the trace spacing may be reduced as the traces go around each capacitor. The narrowing of space between traces should be minimal and for as short a distance as possible (500mils max).

To further de-couple the GMCH and provide a solid current return path for the system memory interface signals it is recommended that a parallel plate capacitor be added under the GMCH. Add a topside or bottom side copper flood under center of the GMCH to create a parallel plate capacitor between VCC3.3 and GND, See following figure. The dashed lines indicate power plane splits on layer 2 or layer 3 depending on stack-up. The filled region in the middle of the GMCH indicates a ground plate (on layer 1 if the power plane is on layer 2 or on layer 4 if the power layer is on layer 3).

**Figure 29. Intel® 815 Chipset Decoupling Example**

![Image of Intel 815 Chipset Decoupling Example](image-url)
Yellow lines show layer two plane splits. Note that the layer 1 shapes do NOT cross the plane splits. The southern shape is a Vss fill over VddSDRAM. The western shape is a Vss fill over VddAGP. The larger northeastern shape is a Vss fill over VddCORE.

Additional decoupling capacitors should be added between the DIMM connectors to provide a current return path for the reference plane discontinuity created by the DIMM connectors themselves. (1) .01uf X7R capacitor should be added per every (10) SDRAM signals. Capacitors should be placed between the DIMM connectors and evenly spread out across the SDRAM interface.

For debug purposes, four or more 0603 capacitor sites should be placed on the backside of the board, evenly distributed under the Intel 815 chipset’s system memory interface signal field.

**Figure 30. Intel® 815 Chipset Decoupling Example**

---

5.5. **Compensation**

A system memory compensation resistor (SRCOMP) is used by the GMCH to adjust the buffer characteristics to specific board and operating environment characteristics. Refer to the Intel® 815 Chipset Family: Graphics and Memory Controller Hub (GMCH) Datasheet for details on compensation. Tie the SRCOMP pin of the GMCH to a 40-Ω, 1% or 2% pull-up resistor to 3.3 Vsus (3.3-V standby) via a 10-mil-wide, 0.5” trace (targeted for a nominal impedance of 40 Ω).
6. AGP/Display Cache Design Guidelines

For the detailed AGP interface functionality (e.g., protocols, rules, signaling mechanisms), refer to the latest AGP Interface Specification, Revision 2.0, which can be obtained from http://www.agpforum.org. This design guide focuses only on specific Intel® 815E chipset platform recommendations.

6.1. AGP Interface

A single AGP connector is supported by the GMCH AGP interface. LOCK# and SERR#/PERR# are not supported. See the display cache discussion for a description of display cache/AGP muxing as well as a description of the AGP In-Line Memory Module (AIMM).

The AGP buffers operate in one of two selectable modes, to support the AGP universal connector:
1. 3.3-V drive, not 5-V safe. This mode is compliant with the AGP 1.0 66-MHz specification
2. 1.5-V drive, not 3.3-V safe. This mode is compliant with the AGP 2.0 specification

The AGP 4X must operate at 1.5 V. The AGP 2X can operate at 3.3 V or 1.5 V. The AGP interface supports up to 4X AGP signaling, though 4X fast writes are not supported. AGP semantic cycles to DRAM are not snooped on the host bus.

The GMCH supports PIPE# or SBA[7:0] AGP address mechanisms, but not both simultaneously. Either the PIPE# or the SBA[7:0] mechanism must be selected during system initialization. The GMCH contains a 32-deep AGP request queue. High-priority accesses are supported. All AGP semantic accesses hitting the graphics aperture pass through an address translation mechanism with a fully-associative, 20-entry TLB.

Accesses between AGP and the hub interface are limited to hub interface-originated memory writes to AGP. Cacheable accesses from the IOQ queue flow through one path, while aperture accesses follow another path. Cacheable AGP (SBA, PIPE# and FRAME#) reads to DRAM all snoop the cacheable global write buffer (GWB) for system data coherency. Aperture AGP (SBA, PIPE#) reads to DRAM snoop the aperture queue (GCMCRWQ). Aperture AGP (FRAME#) reads and writes to DRAM proceed through a FIFO and there is no RAW capability, so no snoop is required.

The AGP interface is clocked from the 66-MHz clock (3V66). The AGP-to-host/memory interface is synchronous with a clock ratio of 1:1 (66 MHz : 66 MHz), 2:3 (66 MHz : 100 MHz) and 1:2 (66 MHz : 133 MHz).
6.1.1. **AGP In-Line Memory Module (AIMM)**

The GMCH multiplexes the AGP signal interface with the integrated graphics’ display cache interface. As a result, for a flexible motherboard that supports both integrated graphics and add-in AGP video cards, display cache (for integrated graphics) must be populated on a card in the universal AGP slot. The card is called an AGP In-Line Memory Module (AIMM) card. Intel provides a specification for this card in a separate document (*AGP Inline Memory Module Specification*).

AGP guidelines are presented in this section for motherboards that support the population of an AIMM card in their AGP slot, as well as for those that do not. Where there are distinct guidelines dependent on whether or not a motherboard will support an AIMM card, the section detailing routing guidelines is broken into subsections, as follows:

- The Flexible Motherboard Guidelines subsection is to be complied with if the motherboard supports an AIMM card populated in the AGP slot.
- The AGP-Only Motherboard Guidelines subsection is to be complied with if the motherboard will NOT support an AIMM card populated in the AGP slot.

6.1.2. **AGP Universal Retention Mechanism (RM)**

Environmental testing and field reports indicate that AGP cards and AGP In Line Memory Module (AIMM) cards may come unseated during system shipping and handling without proper retention. To avoid disengaged AGP cards and AIMM modules, Intel recommends that AGP based platforms use the AGP retention mechanism (RM).

The AGP RM is a mounting bracket that is used to properly locate the card with respect to the chassis and to assist with card retention. The AGP RM is available in two different handle orientations: left-handed (see *Figure 31*) and right-handed. Most system boards accommodate the left-handed AGP RM. The manufacturing capacity of the left-handed RM currently exceeds the right-handed capacity, and as a result Intel recommends that customers design their systems to insure they can use the left-handed version of the AGP RM (see *Figure 32*). The right-handed AGP RM is identical to the left-handed AGP RM, except for the position of the actuation handle. This handle is located on the same end as the primary design, but extends from the opposite side (mirrored about the center axis running parallel to the length of the part). *Figure 32* contains keep out information for the left hand AGP retention mechanism. Use this information to make sure that your motherboard design leaves adequate space to install the retention mechanism.

The AGP interconnect design requires that the AGP card must be retained to the extent that the card not back out more than 0.99 mm (0.039 in) within the AGP connector. To accomplish this it is recommended that new cards implement an additional notch feature in the mechanical keying tab to allow an anchor point on the AGP card for interfacing with an AGP RM. The retention mechanism’s round peg engages with the AGP or AIMM card’s retention tab and prevents the card from disengaging during dynamic loading. The additional notch feature in the mechanical keying tab is required for 1.5-volt AGP cards and is recommended for the new 3.3-volt AGP cards.
Figure 31. AGP Left-Handed Retention Mechanism

Figure 32. AGP Left-Handed Retention Mechanism Keep Out Information

Engineering Change Request number 48 (ECR #48) of the AGP specification details the AGP RM, which is recommended for all AGP cards. These are approved changes to the Accelerated Graphics Port (AGP) Interface Specification, Revision 2.0. Intel intends to incorporate the AGP RM changes into later revisions of the AGP Interface Specification. In addition, Intel has defined a reference design of a mechanical device to utilize the features defined in ECR #48.
ECR #48 can be viewed off the Intel Web site at:


More information regarding this component (AGP RM) is available from the following vendors.

<table>
<thead>
<tr>
<th>Resin Color</th>
<th>Supplier Part Number</th>
<th>“Left Handed” Orientation (Preferred)</th>
<th>“Right Handed” Orientation (Alternate)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Black</td>
<td>AMP P/N</td>
<td>136427-1</td>
<td>136427-2</td>
</tr>
<tr>
<td></td>
<td>Foxconn P/N</td>
<td>006-0002-939</td>
<td>006-0001-939</td>
</tr>
<tr>
<td>Green</td>
<td>Foxconn P/N</td>
<td>009-0004-008</td>
<td>009-0003-008</td>
</tr>
</tbody>
</table>

### 6.2. AGP 2.0

Rev. 2.0 of the AGP Interface Specification enhances the functionality of the original (Rev. 1.0) AGP Interface Specification, by allowing 4X data transfers (4 data samples per clock) and 1.5-V operation. The 4X operation of the AGP interface provides for “quad-pumping” of the AGP AD (address/data) and SBA (side-band addressing) buses. That is, data is sampled four times during each 66-MHz AGP clock, which means that each data cycle is ¼ of a 15-ns (66-MHz) clock, or 3.75 ns. It is important to realize that 3.75 ns is the data cycle time, not the clock cycle time. During 2X operation, data is sampled twice during a 66-MHz clock cycle, so the data cycle time is 7.5 ns. To allow for such high-speed data transfers, the 2X mode of AGP operation uses source-synchronous data strobing. During 4X operation, the AGP interface uses differential source-synchronous strobing.

With data cycle times as small as 3.75 ns and setup/hold times of 1 ns, propagation delay mismatch is critical. In addition to reducing propagation delay mismatch, it is important to minimize noise. Noise on the data lines causes the settling time to be long. If the mismatch between a data line and the associated strobe is too great or if there is noise on the interface, incorrect data will be sampled. The low-voltage operation on the AGP (1.5 V) requires even more noise immunity. For example, during 1.5-V operation, \( V_{ilmax} \) is 570 mV. Without proper isolation, cross-talk could create signal integrity issues.
6.2.1. AGP Interface Signal Groups

The signals on the AGP interface are broken into three groups: 1X timing domain signals, 2X/4X timing domain signals, and miscellaneous signals. Each group has different routing requirements. In addition, within the 2X/4X timing domain signals, there are three sets of signals. All signals in the 2X/4X timing domain must meet minimum and maximum trace length requirements as well as trace width and spacing requirements. However, trace length matching requirements only must be satisfied within each set of 2X/4X timing domain signals. The signal groups are listed in the following table.

Table 17. AGP 2.0 Signal Groups

<table>
<thead>
<tr>
<th>Groups</th>
<th>Signal</th>
</tr>
</thead>
<tbody>
<tr>
<td>1X Timing Domain</td>
<td>CLK (3.3 V), RBF#, WBF#, ST[2:0], PIPE#, REQ#, GNT#, PAR, FRAME#, IRDY#, TRDY#, STOP#, DEVSEL#</td>
</tr>
<tr>
<td>2X/4X Timing Domain</td>
<td>Set #1: AD[15:0], C/BE[1:0]#, AD_STB0, AD_STB0#1</td>
</tr>
<tr>
<td></td>
<td>Set #2: AD[31:16], C/BE[3:2]#, AD_STB1, AD_STB1#1</td>
</tr>
<tr>
<td></td>
<td>Set #3: SBA[7:0], SB_STB, SB_STB#1</td>
</tr>
<tr>
<td>Miscellaneous, async.</td>
<td>USB+, USB-, OVRCNT#, PME#, TYPDET#, PERR#, SERR#, INTA#, INTB#</td>
</tr>
</tbody>
</table>

NOTES:
1. These signals are used in 4X AGP mode ONLY.

Table 18. AGP 2.0 Data/Strobe Associations

<table>
<thead>
<tr>
<th>Data</th>
<th>Associated Strobe in 1X</th>
<th>Associated Strobe in 2X</th>
<th>Associated Strobes in 4X</th>
</tr>
</thead>
<tbody>
<tr>
<td>AD[15:0] and C/BE[1:0]#</td>
<td>Strobes are not used in 1X mode. All data is sampled on rising clock edges.</td>
<td>AD_STB0</td>
<td>AD_STB0, AD_STB0#</td>
</tr>
<tr>
<td>AD[31:16] and C/BE[3:2]#</td>
<td>Strobes are not used in 1X mode. All data is sampled on rising clock edges.</td>
<td>AD_STB1</td>
<td>AD_STB1, AD_STB1#</td>
</tr>
<tr>
<td>SBA[7:0]</td>
<td>Strobes are not used in 1X mode. All data is sampled on rising clock edges.</td>
<td>SB_STB</td>
<td>SB_STB, SB_STB#</td>
</tr>
</tbody>
</table>

Throughout this section the term data refers to AD[31:0], C/BE[3:0]#, and SBA[7:0]. The term strobe refers to AD_STB[1:0], AD_STB[1:0]#, SB_STB, and SB_STB#. When the term data is used, it refers to one of the three sets of data signals, as seen in Table 17. When the term strobe is used, it refers to one of the strobes as it relates to the data in its associated group.

The routing guidelines for each group of signals (1X timing domain signals, 2X/4X timing domain signals, miscellaneous signals) will be addressed separately.
6.3. AGP Routing Guidelines

6.3.1. 1X Timing Domain Routing Guidelines

6.3.1.1. Flexible Motherboard Guidelines

- The AGP 1X timing domain signals (Table 17) have a maximum trace length of 4” for motherboards that support an AGP In-Line Memory Module (AIMM) card. This maximum applies to ALL signals listed as 1X timing domain signals in Table 17.
- AGP 1X signals multiplexed with display cached signals (listed in the following table) should be routed with a 1:3 trace width-to-spacing ratio. All other AGP 1X timing domain signals can be routed with 5-mil minimum trace separation.
- There are no trace length matching requirements for 1X timing domain signals.

Table 19. Multiplexed AGP1X Signals on Flexible Motherboards

<table>
<thead>
<tr>
<th>AGP 1X Signal Name</th>
</tr>
</thead>
<tbody>
<tr>
<td>RBF#</td>
</tr>
<tr>
<td>FRAME#</td>
</tr>
<tr>
<td>ST[2:0]</td>
</tr>
<tr>
<td>IRDY#</td>
</tr>
<tr>
<td>PIPE#</td>
</tr>
<tr>
<td>TRDY#</td>
</tr>
<tr>
<td>REQ#</td>
</tr>
<tr>
<td>STOP#</td>
</tr>
<tr>
<td>GNT#</td>
</tr>
<tr>
<td>DEVSEL#</td>
</tr>
<tr>
<td>PAR</td>
</tr>
</tbody>
</table>

6.3.1.2. AGP-Only Motherboard Guidelines

- AGP 1X timing domain signals (Table 17) have a maximum trace length of 7.5” for motherboards that will NOT support an AGP In-Line Memory Module (AIMM) card. This maximum applies to ALL signals listed as 1X timing domain signals in Table 17.
- All AGP 1X timing domain signals can be routed with 5-mil minimum trace separation.
- There are no trace length matching requirements for 1X timing domain signals.

6.3.2. 2X/4X Timing Domain Routing Guidelines

These trace length guidelines apply to ALL signals listed in Table 17 as 2X/4X timing domain signals. These signals should be routed using 5-mil (60-Ω) traces.

The maximum line length and length mismatch requirements depend on the routing rules used on the motherboard. These routing rules were created to provide design freedom by making trade-offs between signal coupling (trace spacing) and line lengths. The maximum length of the AGP interface defines which set of routing guidelines must be used. Guidelines for short AGP interfaces (e.g., < 6”) and long AGP interfaces (e.g., > 6” and < 7.25”) are documented separately. The maximum length allowed for the AGP interface (on AGP-only motherboards) is 7.25”.
6.3.2.1. Flexible Motherboard Guidelines

- For motherboards that support either an AGP card or an AIMM card in the AGP slot, the maximum length of AGP 2X/4X timing domain signals is 4”.
- 1:3 trace width to spacing is required for AGP 2X/4X signal traces.
- AGP 2X/4X signals must be matched with their associated strobe (as outlined in Table 17), within ±0.5”.

For example, if a set of strobe signals (e.g., AD_STB0 and AD_STB0#) are 3.7” long, the data signals associated with those strobe signals (e.g., AD[15:0] and C/BE[2:0]#) can be 3.2” to 4” long (since there is a 4” max. length). Another strobe set (e.g., SB_STB and SB_STB#) could be 3.1” long, so that the associated data signals (e.g., SBA[7:0]) can be 2.6” to 3.6” long.

The strobe signals (AD_STB0, AD_STB0#, AD_STB1, AD_STB1#, SB_STB, and SB_STB#) act as clocks on the source-synchronous AGP interface. Therefore, special care must be taken when routing these signals. Since each strobe pair is truly a differential pair, the pair should be routed together (e.g., AD_STB0 and AD_STB0# should be routed next to each other). The two strobes in a strobe pair should be routed using 5-mil traces with at least 15 mils of space (1:3) between them. This pair should be separated from the rest of the AGP signals (and all other signals) by at least 20 mils (1:4). The strobe pair must be length-matched to less than ±0.1”. (That is, a strobe and its complement must be the same length within 0.1”.)

**Figure 33. AGP 2X/4X Routing Example for Interfaces < 6” and AIMM/AGP Solutions**
6.3.2.2. AGP-Only Motherboard Guidelines

For motherboards that will not support an AIMM card populated in the AGP slot, the maximum AGP 2X/4X signal trace length is 7.25”.

However, there are different guidelines for AGP interfaces shorter than 6” (e.g., all AGP 2X/4X signals are shorter than 6”) and those longer than 6” but shorter than the 7.25” maximum.

**AGP Interfaces Shorter Than 6”**

The following guidelines are for designs that require less than 6” between the AGP connector and the GMCH:

- 1:3 trace width-to-spacing is required for AGP 2X/4X timing domain signal traces.
- AGP 2X/4X signals must be matched with their associated strobe (as outlined in Table 17), within ±0.5”.

For example, if a set of strobe signals (e.g., AD_STB0 and AD_STB0#) are 5.3” long, the data signals associated with those strobe signals (e.g., AD[15:0] and C/BE[2:0]#) can be 4.8” to 5.8” long. Another strobe set (e.g., SB_STB and SB_STB#) could be 4.2” long, and the data signals associated with those strobe signals (e.g., SBA[7:0]) could be 3.7” to 4.7” long.

The strobe signals (AD_STB0, AD_STB0#, AD_STB1, AD_STB1#, SB_STB, and SB_STB#) act as clocks on the source-synchronous AGP interface. Therefore, special care must be taken when routing these signals. Because each strobe pair is truly a differential pair, the pair should be routed together (e.g., AD_STB0 and AD_STB0# should be routed next to each other). The two strobes in a strobe pair should be routed on 5-mil traces with at least 15 mils of space (1:3) between them. This pair should be separated from the rest of the AGP signals (and all other signals) by at least 20 mils (1:4). The strobe pair must be length-matched to less than ±0.1”. (That is, a strobe and its complement must be the same length, within 0.1’’.) Refer to Table 17 for an illustration of these requirements.

**AGP Interfaces Longer Than 6”**

Since longer lines have more cross-talk, they require wider spacing between traces to reduce the skew. The following guidelines are for designs that require more than 6” (but less than the 7.25” max.) between the AGP connector and the GMCH:

- 1:4 trace width-to-spacing is required for AGP 2X/4X timing domain signal traces.
- AGP 2X/4X signals must be matched with their associated strobe (as outlined in Table 17), within ±0.125”.

For example, if a set of strobe signals (e.g., AD_STB0 and AD_STB0#) are 6.5” long, the data signals associated with those strobe signals (e.g., AD[15:0] and C/BE[2:0]#) can be 6.475” to 6.625” long. Another strobe set (e.g., SB_STB and SB_STB#) could be 6.2” long, and the data signals associated with those strobe signals (e.g., SBA[7:0]) could be 6.075” to 6.325” long.

The strobe signals (AD_STB0, AD_STB0#, AD_STB1, AD_STB1#, SB_STB, and SB_STB#) act as clocks on the source-synchronous AGP interface. Therefore, special care must be taken when routing these signals. Because each strobe pair is truly a differential pair, the pair should be routed together (e.g., AD_STB0 and AD_STB0# should be routed next to each other). The two strobes in a strobe pair should be routed on 5-mil traces with at least 20 mils of space (1:4) between them. This pair should be separated from the rest of the AGP signals (and all other signals) by at least 20 mils (1:4). The strobe pair must be length-matched to less than ±0.1”. (i.e., a strobe and its complement must be the same length, within 0.1’’.)
6.3.3. AGP Routing Guideline Considerations and Summary

This section applies to all AGP signals in any motherboard support configuration (e.g., “flexible” or “AGP only”):

- The 2X/4X timing domain signals can be routed with 5-mil spacing when breaking out of the GMCH. The routing must widen to the documented requirements within 0.3” of the GMCH package.
- When matching trace lengths for the AGP 4X interface, all traces should be matched from the ball of the GMCH to the pin on the AGP connector. It is not necessary to compensate for the length of the AGP signals on the GMCH package.
- Reduce line length mismatch to ensure added margin. The trace length mismatch for all signals within a signal group should be as close as possible to zero, to provide timing margin.
- To reduce trace-to-trace coupling (i.e., cross-talk), separate the traces as much as possible.
- All signals in a signal group should be routed on the same layer.
- The trace length and trace spacing requirements must not be violated by any signal.

Table 20. AGP 2.0 Routing Summary

<table>
<thead>
<tr>
<th>Signal</th>
<th>Maximum Length</th>
<th>Trace Spacing (5-Mil Traces)</th>
<th>Length Mismatch Relative To</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>1X Timing Domain</td>
<td>7.5” ± 4</td>
<td>5 mils</td>
<td>No requirement</td>
<td>N/A</td>
</tr>
<tr>
<td>2X/4X Timing Domain Set 1</td>
<td>7.25” ± 4</td>
<td>20 mils</td>
<td>±0.125” AD_STB0 and AD_STB0#</td>
<td>AD_STB0 and AD_STB0# must be the same length.</td>
</tr>
<tr>
<td>2X/4X Timing Domain Set 2</td>
<td>7.25” ± 4</td>
<td>20 mils</td>
<td>±0.125” AD_STB1 and AD_STB1#</td>
<td>AD_STB1 and AD_STB1# must be the same length.</td>
</tr>
<tr>
<td>2X/4X Timing Domain Set 3</td>
<td>7.25” ± 4</td>
<td>20 mils</td>
<td>±0.125” SB_STB and SB_STB#</td>
<td>SB_STB and SB_STB# must be the same length.</td>
</tr>
<tr>
<td>2X/4X Timing Domain Set 1</td>
<td>6” ± 3</td>
<td>15 mils</td>
<td>±0.5” AD_STB0 and AD_STB0#</td>
<td>AD_STB0 and AD_STB0# must be the same length.</td>
</tr>
<tr>
<td>2X/4X Timing Domain Set 2</td>
<td>6” ± 3</td>
<td>15 mils</td>
<td>±0.5” AD_STB1 and AD_STB1#</td>
<td>AD_STB1 and AD_STB1# must be the same length.</td>
</tr>
<tr>
<td>2X/4X Timing Domain Set 3</td>
<td>6” ± 3</td>
<td>15 mils</td>
<td>±0.5” SB_STB and SB_STB#</td>
<td>SB_STB and SB_STB# must be the same length.</td>
</tr>
</tbody>
</table>

NOTES:
1. Each strobe pair must be separated from other signals by at least 20 mils.
2. These guidelines apply to board stack-ups with 15% impedance tolerance.
3. 4” is the maximum length for flexible motherboards.
4. Solution valid for AGP-only motherboards.
6.3.4. **AGP Clock Routing**

The maximum total AGP clock skew, between the GMCH and the graphics component, is 1 ns for all data transfer modes. This 1 ns includes skew and jitter that originates on the motherboard, add-in card, and clock synthesizer. Clock skew must be evaluated not only at a single threshold voltage, but at all points on a clock edge that falls within the switching range. The 1-ns skew budget is divided such that the motherboard is allotted 0.9 ns of clock skew. (The motherboard designer shall determine how the 0.9 ns is allocated between the board and the synthesizer.)

For the Intel® 815E chipset's platform AGP clock routing guidelines, refer to Section 11.3.

6.3.5. **AGP Signal Noise Decoupling Guidelines**

The following routing guidelines are recommended for an optimal system design. The main focus of these guidelines is to minimize signal integrity problems on the AGP interface of the GMCH. The following guidelines are not intended to replace thorough system validation of Intel® 815E chipset-based products:

- A minimum of six 0.01-µF capacitors are required and must be as close as possible to the GMCH. These should be placed within 70 mils of the outer row of balls on the GMCH for VDDQ decoupling. The closer the placement, the better.

- The designer should evenly distribute the placement of decoupling capacitors within the AGP interface signal field.

- It is recommended that the designer use a low-ESL ceramic capacitor, such as a 0603 body-type X7R dielectric.

- To add the decoupling capacitors within 70 mils of the GMCH and/or close to the vias, the trace spacing may be reduced as the traces go around each capacitor. The narrowing of the space between traces should be minimal and for as short a distance as possible (1” max.).

- In addition to the minimum decoupling capacitors, the designer should place bypass capacitors at vias that transition the AGP signal from one reference signal plane to another. In a typical four-layer PCB design, the signals transition from one side of the board to the other. One extra 0.01-µF capacitor is required per 10 vias. The capacitor should be placed as close as possible to the center of the via field.

The designer should ensure that the AGP connector is well decoupled, as described in the Rev. 1.0 AGP Design Guide, Section 1.5.3.3.
6.3.6. **AGP Routing Ground Reference**

It is strongly recommended that, at a minimum, the following critical signals be referenced to ground from the GMCH to an AGP connector (or to an AGP video controller if implemented as a “down” solution on an AGP-only motherboard), using a minimum number of vias on each net: AD_STB0, AD_STB0#, AD_STB1, AD_STB1#, SB_STB, SB_STB#, G_GTRY#, G_IRDY#, G_GNT#, and ST[2:0].

In addition to the minimum signal set listed previously, it is strongly recommended that half of all AGP signals be referenced to ground, depending on board layout. In an ideal design, the entire AGP interface signal field would be referenced to ground. This recommendation is not specific to any particular PCB stack-up, but should be applied to all Intel® 815E chipset designs.
6.4. **AGP 2.0 Power Delivery Guidelines**

6.4.1. **VDDQ Generation and TYPEDET#**

AGP specifies two separate power planes: VCC and VDDQ. VCC is the core power for the graphics controller. This voltage is always 3.3 V. VDDQ is the interface voltage. In AGP 1.0 implementations, VDDQ also was 3.3 V. For the designer developing an AGP 1.0 motherboard, there is no distinction between VCC and VDDQ, since both are tied to the 3.3-V power plane on the motherboard.

AGP 2.0 requires that these power planes be separate. In conjunction with the 4X data rate, the AGP 2.0 Interface Specification provides for low-voltage (1.5-V) operation. The AGP 2.0 specification implements a TYPEDET# (type detect) signal on the AGP connector that determines the operating voltage of the AGP 2.0 interface (VDDQ). The motherboard must provide either 1.5 V or 3.3 V to the add-in card, depending on the state of the TYPEDET# signal (see the following table). 1.5-V low-voltage operation applies only to the AGP interface (VDDQ). Vcc is always 3.3 V.

**Note:** The motherboard provides 3.3 V to the Vcc pins of the AGP connector. If the graphics controller needs a lower voltage, then the add-in card must regulate the 3.3-Vcc voltage to the controller’s requirements. The graphics controller may only power AGP I/O buffers with the VDDQ power pins.

The TYPEDET# signal indicates whether the AGP 2.0 interface operates at 1.5 V or 3.3 V. If TYPEDET# is floating (i.e., No Connect) on an AGP add-in card, the interface is 3.3 V. If TYPEDET# is shorted to ground, the interface is 1.5 V.

**Table 21. TYPEDET#/VDDQ Relationship**

<table>
<thead>
<tr>
<th>TYPEDET# (on Add-in Card)</th>
<th>VDDQ (Supplied by MB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>GND</td>
<td>1.5 V</td>
</tr>
<tr>
<td>N/C</td>
<td>3.3 V</td>
</tr>
</tbody>
</table>

As a result of this requirement, the motherboard must provide a flexible voltage regulator or key the slot to preclude add-in cards with voltage requirements incompatible with the motherboard. This regulator must supply the appropriate voltage to the VDDQ pins on the AGP connector. For specific design recommendations, refer to the schematics in Section 14. VDDQ generation and AGP V\textsubscript{REF} generation must be considered together. Before developing VDDQ generation circuitry, refer to Section 6.4.1 and the AGP 2.0 Interface Specification.
The previous figure demonstrates one way to design the VDDQ voltage regulator. This regulator is a linear regulator with an external, low-R<sub>ds</sub><sub>on</sub> FET. The source of the FET is connected to 3.3 V. This regulator converts 3.3 V to 1.5 V or passes 3.3 V, depending on the state of TYPEDET#. If a linear regulator is used, it must draw power from 3.3 V (not 5 V) to control thermals. (That is, 5 V regulated down to 1.5 V with a linear regulator will dissipate approximately 7 W at 2 A.) Because it must draw power from 3.3 V and, in some situations, must simply pass that 3.3 V to VDDQ (when a 3.3-V add-in card is placed in the system), the regulator MUST use a low-R<sub>ds</sub><sub>on</sub> FET.

AGP 1.0 ECR #44 modified VDDQ 3.3<sub>min</sub> to 3.1 V. When an ATX power supply is used, the 3.3 V<sub>min</sub> is 3.168. Therefore, 68 mV of drop is allowed across the FET at 2 A. This corresponds to an FET with an R<sub>ds</sub><sub>on</sub> of 34 mΩ.

**How does the regulator switch?** The feedback resistor divider is set to 1.5 V. When a 1.5-V card is placed in the system, the transistor is Off and the regulator regulates to 1.5 V. When a 3.3-V card is placed in the system, the transistor is On, and the feedback will be pulled to ground. When this happens, the regulator will drive the gate of the FET to nearly 12 V. This will turn on the FET and pass 3.3 V – 2 A * R<sub>ds</sub><sub>on</sub> to VDDQ.
6.4.2. VREF Generation for AGP 2.0 (2X and 4X)

VREF generation for AGP 2.0 is different, depending on the AGP card type used. 3.3-V AGP cards generate VREF locally. That is, they have a resistor divider on the card that divides VDDQ down to VREF (see the following figure). To account for potential differences between VDDQ and GND at the GMCH and graphics controller, 1.5-V cards use source-generated VREF. That is, the VREF signal is generated at the graphics controller and sent to the GMCH, and another VREF is generated at the GMCH and sent to the graphics controller (see the following figure).

Both the graphics controller and the GMCH must generate VREF and distribute it through the connector (1.5-V add-in cards only). The following two pins defined on the AGP 2.0 universal connector allow this VREF passing:

- VrefGC - VREF from the graphics controller to the chipset
- VrefCG - VREF from the chipset to the graphics controller

To preserve the common-mode relationship between the VREF and data signals, the routing of the two VREF signals must be matched in length to the strobe lines, within 0.5” on the motherboard and within 0.25” on the add-in card.

The voltage divider networks consist of AC and DC elements, as shown in the figure.

The VREF divider network should be placed as close as practical to the AGP interface, to get the benefit of the common-mode power supply effects. However, the trace spacing around the VREF signals must be a minimum of 25 mils to reduce cross-talk and maintain signal integrity.

During 3.3-V AGP 2.0 operation, VREF must be 0.4 VDDQ. However, during 1.5-V AGP 2.0 operation, VREF must be 0.5 VDDQ. This requires a flexible voltage divider for VREF. Various methods of accomplishing this exist, and one such example is shown in the following figure.
Figure 36. AGP 2.0 VREF Generation & Distribution

a) 1.5V AGP Card

The flexible VREF divider shown in the previous figure uses a FET switch to switch between the locally generated VREF (for 3.3-V add-in cards) and the source-generated VREF (for 1.5-V add-in cards).

Usage of the source-generated VREF at the receiver is optional and is a product implementation issue beyond the scope of this document.
6.5. Additional AGP Design Guidelines

6.5.1. Compensation

The GMCH AGP interface supports resistive buffer compensation (RCOMP). Tie the GRCOMP pin to a 40-Ω, 2% (or 39-Ω, 1%) pull-down resistor (to ground) via a 10-mil-wide, very short (<0.5”) trace.

6.5.2. AGP Pull-ups

AGP control signals require pull-up resistors to VDDQ on the motherboard, to ensure that they contain stable values when no agent is actively driving the bus. The signals requiring pull-up resistors are as follows:

1X Timing Domain Signals:
- FRAME#
- TRDY#
- IRDY#
- DEVSEL#
- STOP#
- SERR#
- PERR#
- RBF#
- PIPE#
- REQ#
- WBF#
- GNT#
- ST[2:0]

It is critical that these signals be pulled up to VDDQ, not 3.3 V.

The trace stub to the pull-up resistor on 1X timing domain signals should be kept shorter than 0.5” to avoid signal reflections from the stub.

The strobe signals require pull-up/pull-downs on the motherboard to ensure they contain stable values when no agent is driving the bus.

Note: INTA# and INTB# should be pulled to 3.3 V, not VDDQ.

2X/4X Timing Domain Signals:
- AD_STB[1:0] (pull-up to VDDQ)
- SB_STB (pull up to VDDQ)
- AD_STB[1:0]# (pull down to ground)
- SB_STB# (pull down to ground)

The trace stub to the pull-up/pull-down resistor on 2X/4X timing domain signals should be kept shorter than 0.1” to avoid signal reflections from the stub.
The pull-up/pull-down resistor value requirements are $R_{\text{min}} = 4 \, \text{k}\Omega$ and $R_{\text{max}} = 16 \, \text{k}\Omega$. The recommended AGP pull-up/pull-down resistor value is $8.2 \, \text{k}\Omega$.

### 6.5.2.1. AGP Signal Voltage Tolerance List

The following signals on the AGP interface are 3.3-V tolerant during 1.5-V operation:

- PME#
- INTA#
- INTB#
- GPERR#
- GSERR#
- CLK
- RST

The following signals on the AGP interface are 5-V tolerant (see USB specification):

- USB+
- USB-
- OVRCNT#

The following signal is a special AGP signal. It is either GROUNDED or NO CONNECTED on an AGP card.

- TYPEDET#

ALL OTHER SIGNALS ON THE AGP INTERFACE ARE IN THE VDDQ GROUP. THEY ARE NOT 3.3-V TOLERANT DURING 1.5-V AGP OPERATION!

### 6.6. Motherboard / Add-in Card Interoperability

There are three AGP connectors: 3.3-V AGP connector, 1.5-V AGP connector, and Universal AGP connector. To maximize add-in flexibility, it is highly advisable to implement the universal connector in an Intel® 815E chipset-based system. All add-in cards are either 3.3-V or 1.5-V cards. 4X transfers at 3.3 V are not allowed due to timings.

#### Table 22. Connector/Add-in Card Interoperability

<table>
<thead>
<tr>
<th></th>
<th>1.5-V Connector</th>
<th>3.3-V Connector</th>
<th>Universal Connector</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.5-V card</td>
<td>✔</td>
<td>NO</td>
<td>✔</td>
</tr>
<tr>
<td>3.3-V card</td>
<td>NO</td>
<td>✔</td>
<td>✔</td>
</tr>
</tbody>
</table>

#### Table 23. Voltage/Data Rate Interoperability

<table>
<thead>
<tr>
<th></th>
<th>1X</th>
<th>2X</th>
<th>4X</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.5 V VDDQ</td>
<td>✔</td>
<td>✔</td>
<td>✔</td>
</tr>
<tr>
<td>3.3 V VDDQ</td>
<td>✔</td>
<td>✔</td>
<td>NO</td>
</tr>
</tbody>
</table>
6.7. **AGP / Display Cache Shared Interface**

As described earlier, the AGP and display cache interfaces of the Intel® 815E chipset are multiplexed or shared. In other words, the same component pins (balls) are used for both interfaces, although obviously only one interface can be supported at any given time. As a result, almost all display cache interface signals are mapped onto the new AGP interface. The Intel® 815E chipset can be configured in either AGP mode or Graphics mode. In the AGP mode, the interface supports a full AGP 4X interface. In the Graphics mode, the interface becomes a display cache interface similar to the Intel® 810E chipset. Note, however, that in the Graphics mode, the display cache is optional. There do not have to be any SDRAM devices connected to the interface. The only dedicated display cache signals are OCLK and RCLK, which need not connect directly to the SDRAM devices. These are not mapped onto existing AGP signals.

6.7.1. **AIMM Card Considerations**

To support the fullest flexibility, the display cache exists on an add-in card (AGP In-Line Memory Module, or AIMM) that complies with the AGP connector form factor. If the motherboard designer follows the flexible routing guidelines for the AGP interface detailed in previous sections, the customer can choose to populate the AGP slot in an Intel® 815E chipset-based system with either an AGP graphics card, with an AIMM card to enable the highest-possible internal graphics performance, or with nothing to get the lowest-cost internal graphics solution. Some of the AIMM/Intel® 815E chipset interfacing implications are as follows. For a complete description of the AIMM card design, refer to the *AGP Inline Memory Module Specification* available from Intel.

- A strap is required to determine which frequency to select for display cache operation. This is the L_FSEL pin of the GMCH. The AIMM card will pull this signal up or down as appropriate to communicate to the Intel® 815E chipset the appropriate operating frequency. The Intel® 815E chipset will sample this pin on the deasserting edge of reset.

- Since current SDRAM technology is always 3.3 V rather than the 1.5-V option also supported by AGP, the AIMM card should set the TYPEDET# signal correctly to indicate that it requires a 3.3-V power supply. Furthermore, the AIMM card should have only the 3.3-V key and not the 1.5-V key, thereby preventing it from being inserted into a 1.5-V-only connector.

- The pad buffers on the chip will be the normal AGP buffers and will work for both interfaces.

- In internal graphics mode, the AGPREF signal, which is required for the AGP mode, should remain functional as a reference voltage for sampling 3.3-V LMD inputs. The voltage level on AGPREF should remain exactly the same as in the AGP mode, as opposed to the VCC/2 used for previous products.

6.7.1.1. **AGP and AIMM Mechanical Considerations**

The AIMM card will be designed with a notch on the PCB to go around the AGP universal retention mechanism. To guarantee that the AIMM card will meet all shock and vibration requirements of the system, the AGP universal retention mechanism will be required on all AGP sockets that are to support an AIMM card.
6.7.2. Display Cache Clocking

The display cache is clocked source-synchronously from a clock generated by the Intel® 815E chipset’s GMCH. The display cache clocking scheme uses three clock signals. LTCLK clocks the SDRAM devices, is muxed with an AGP signal, and should be routed according to the flexible AGP guidelines. LOCLK and LRCLK clock the input buffers of the Intel® 815E chipset. LOCLK is an output of the GMCH and is a buffered copy of LTCLK. LOCLK should be connected to LRCLK at the GMCH, with a length of PCB trace to create the appropriate clock skew relationship between the Intel® 815E chipset’s clock input (LRCLK) and the SDRAM capacitor clock input(s). The guidelines are illustrated in the following figure.

Figure 37. Intel® 815E Chipset’s Display Cache Input Clocking

![Diagram of display cache clocking](AGP_display_cache_input_clock)

The capacitor should be placed as close as possible to the GMCH LRCLK pin. To minimize skew variation, we recommend a 1% series termination resistor and a 5% NPO capacitor, to stabilize the value across temperatures. In addition to the 15-Ω, 1% resistor and the 15-pF, 5% NPO capacitor. The following combination also can be used: 10-Ω, 1% and 22-pF, 5% NPO.
7. Integrated Graphics Display Output

7.1. Analog RGB/CRT

7.1.1. RAMDAC/Display Interface

The following figure shows the interface of the RAMDAC analog current outputs with the display. Each DAC output is doubly terminated with a 75-Ω resistance. One 75-Ω resistance is from the DAC output to the board ground, and the other termination resistance exists within the display. The equivalent DC resistance at the output of each DAC output is 37.5 Ω. The output current of each DAC flows into this equivalent resistive load to produce a video voltage, without the need for external buffering. There is also an LC pi-filter that is used to reduce high-frequency glitches and noise and to reduce EMI. To maximize performance, the filter impedance, cable impedance, and load impedance should be the same. The LC pi-filter consists of two 3.3-pF capacitors and a ferrite bead with a 75-Ω impedance at 100 MHz. The LC pi-filter is designed to filter glitches produced by the RAMDAC, while maintaining adequate edge rates to support high-end display resolutions.
Figure 38. Schematic of RAMDAC Video Interface

NOTES:
1. Diodes D1, D2 are clamping diodes with low leakage and low capacitive loading. An example is: California Micro Devices PAC DN006 (6 channel ESD protection array).

In addition to the termination resistance and LC pi-filter, there are protection diodes connected to the RAMDAC outputs to help prevent latch-up. The protection diodes must be connected to the same power supply rails as the RAMDAC. An LC filter is recommended for connecting the segmented analog 1.8-V power plane of the RAMDAC to the 1.8-V board power plane. The LC filter should be designed for a cut-off frequency of 100 kHz.
7.1.2. Reference Resistor (Rset) Calculation

The full-swing video output is designed to be 0.7 V, according to the VESA video standard. With an equivalent DC resistance of 37.5 Ω (two 75-Ω resistors in parallel; one 75-Ω termination on the board and one 75-Ω termination within the display), the full-scale output current of a RAMDAC channel is 0.7/37.5 Ω = 18.67 mA. Since the RAMDAC is an 8-bit current-steering DAC, this full-scale current is equivalent to 255 I, where I is a unit current. Therefore, the unit current or LSB current of the DAC signals equals 73.2 µA. The reference circuitry generates a voltage across this Rset resistor equal to the bandgap voltage divided by three (i.e., 407.6 mV). The RAMDAC reference current generation circuitry is designed to generate a 32-I reference current using the reference voltage and the Rset value. To generate a 32-I reference current for the RAMDAC, the reference current setting resistor, Rset, is calculated from the following equation:

$$R_{\text{set}} = \frac{V_{\text{REF}}}{32 \, I} = \frac{0.4076 \, \text{V}}{32 \times 73.2 \, \mu\text{A}} = 174 \, \Omega$$

7.1.3. RAMDAC Board Design Guidelines

The following figure shows a general cross section of a typical four-layer board. The recommended RAMDAC routing for a four-layer board is such that the red, green, and blue video outputs are routed on the top (bottom) layer over (under) a solid ground plane to maximize the noise rejection characteristics of the video outputs. It is essential to prevent toggling signals from being routed next to the video output signals to the VGA connector. A 20-mil spacing between any video route and any other routes is recommended.

Figure 39. Cross-Sectional View of a Four-Layer Board

Matching of the video routes (i.e., red, green, blue) from the RAMDAC to the VGA connector is also essential. The routing for these signals should be as similar as possible (i.e., same routing layer(s), same number of vias, same routing length, same bends and jogs).
The following figure shows the recommended RAMDAC component placement and routing. The termination resistance can be placed anywhere along the video route from the RAMDAC output to the VGA connector, as long as the trace impedances are designed as indicated in the following figure. It is advisable to place the pi-filters in close proximity with the VGA connector, to maximize the EMI filtering effectiveness. The LC filter components for the RAMDAC/PLL power plane, the decoupling capacitors, the latch-up protection diodes, and the reference resistor should be placed in close proximity with the respective pins. Figure 41 shows the recommended reference resistor placement and the ground connections.

**Figure 40. Recommended RAMDAC Component Placement and Routing**

**NOTES:** Diodes $D_1$, $D_2$ are clamping diodes with low leakage and low capacitive loading. An example is: California Micro Devices PAC DN006 (6 channel ESD protection array).
**7.1.4. HSYNC/VSYNC Output Guidelines**

The Hsync and Vsync output of the Intel 82815 GMCH may exhibit up to 1.26V P-P noise when driven high under high traffic system memory conditions. To minimize this, the following is required.

- Add External Buffers to Hsync and Vsync.
  - Examples include: Series 10 Ohm resistor with a 74LVC08
7.2. Digital Video Out

The Intel® Digital Video Out (DVO) port is a scaleable, low-voltage interface that ranges from 1.1 V to 1.8 V. This Intel DVO port interfaces with a discrete TV encoder to enable platform support for TV-Out, with a discrete TMDS transmitter to enable platform support for DVI-compliant digital displays, or with an integrated TV encoder and TMDS transmitter.

The GMCH DVO port controls the video front-end devices via an I²C interface, by means of the LTVDA and LTVCK pins. I²C is a two-wire communications bus/protocol. The protocol and bus are used to collect EDID (extended display identification) from a digital display panel and to detect and configure registers in the TV encoder or TMDS transmitter chips.

7.2.1. DVO Interface Routing Guidelines

Route data signals (LTVDATA[11:0]) with a trace width of 5 mils and a trace spacing of 20 mils. These signals can be routed with a trace width of 5 mils and a trace spacing of 15 mils for navigation around components or mounting holes. To break out of the GMCH, the DVO data signals can be routed with a trace width of 5 mils and a trace spacing of 5 mils. The signals should be separated to a trace width of 5 mils and a trace spacing of 20 mils, within 0.3” of the GMCH component. The maximum trace length for the DVO data signals is 7”. These signals should each be matched within ±0.1” of the LTVCLKOUT[1] and LTVCLKOUT[0] signals.

Route the LTVCLKOUT[1:0] signals 5 mils wide and 20 mils apart. This signal pair should be a minimum of 20 mils from any adjacent signals. The maximum length for LTVCLKOUT[1:0] is 7”, and the two signals should be the same length.

7.2.2. DVO I2C Interface Considerations

LTVDA and LTVCK should be connected to the TMDS transmitter, TV encoder or integrated TMDS transmitter/TV encoder device, as required by the specifications for those devices. LTVDA and LTVCK also should be connected to the DVI connector, as specified by the DVI specification. 4.7-kΩ pull-ups (or pull-ups with the appropriate value derived from simulation) are required on both LTVDA and LTVCK.

7.2.3. Leaving Intel® 815E Chipset’s DVO Port Unconnected

If the motherboard does not implement any of the possible video devices with the Intel® 815E chipset’s DVO port, the following are recommended on the motherboard:

- Pull up LTVDA and LTVCK with 4.7-kΩ resistors at the GMCH. This will prevent the Intel® 815E chipset’s DVO controller from confusing noise on these lines with false I²C cycles.
- Route LTVDATA[11:0] and LTVCLKOUT[1:0] out of the BGA to test points for use by automated test equipment (if required). These signals are part of one of the GMCH XOR chains.
8. **Hub Interface**

The Intel® 815 chipset’s GMCH ball assignment and ICH2 ball assignment have been optimized to simplify hub interface routing. It is recommended that the hub interface signals be routed directly from the GMCH to the ICH2 on the top signal layer. Refer to the following figure.

The hub interface is divided into two signal groups: data signals and strobe signals.

- **Data Signals:**
  - HL[10:0]

- **Strobe Signals:**
  - HL_STB
  - HL_STB#

**Note:** HL_STB/HL_STB# is a differential strobe pair.

No pull-ups or pull-downs are required on the hub interface. HL[11] on the ICH2 should be brought out to a test point for NAND Tree testing. Each signal should be routed such that it meets the guidelines documented for its signal group.

**Figure 42. Hub Interface Signal Routing Example**
8.1.1. Data Signals

Hub interface data signals should be routed with a trace width of 5 mils and a trace spacing of 20 mils. These signals can be routed with a trace width of 5 mils and a trace spacing of 15 mils for navigation around components or mounting holes. To break out of the GMCH and the ICH2, the hub interface data signals can be routed with a trace width of 5 mils and a trace spacing of 5 mils. The signals should be separated to a trace width of 5 mils and a trace spacing of 20 mils, within 0.3” of the GMCH/ICH2 components.

The maximum trace length for the hub interface data signals is 7”. These signals should each be matched within ±0.1” of the HL_STB and HL_STB# signals.

8.1.2. Strobe Signals

Due to their differential nature, the hub interface strobe signals should be 5 mils wide and routed 20 mils apart. This strobe pair should be a minimum of 20 mils from any adjacent signals. The maximum length for the strobe signals is 7”, and the two strobes should be the same length. Additionally, the trace length for each data signal should be matched to the trace length of the strobes, within ±0.1”.

8.1.3. HREF Generation/Distribution

HREF, the hub interface reference voltage, is 0.5 * 1.85 V = 0.92 V ± 2%. It can be generated using a single HREF divider or locally generated dividers (as shown in the following two figures). The resistors should be equal in value and rated at 1% tolerance, to maintain 2% tolerance on 0.92 V. The values of these resistors must be chosen to ensure that the reference voltage tolerance is maintained over the entire input leakage specification. The recommended range for the resistor value is from a minimum of 100 Ω to a maximum of 1 kΩ (300 Ω shown in example).

The single HREF divider should not be located more than 4” away from either GMCH or ICH2. If the single HREF divider is located more than 4” away, then the locally generated hub interface reference dividers should be used instead.

The reference voltage generated by a single HREF divider should be bypassed to ground at each component with a 0.01-µF capacitor located close to the component HREF pin. If the reference voltage is generated locally, the bypass capacitor must be close to the component HREF pin.

8.1.4. Compensation

Independent Hub interface compensation resistors are used by the Intel® 815 chipset’s GMCH and the ICH2 to adjust buffer characteristics to specific board characteristics. Refer to the Intel® 815 Chipset Family: 82815 Graphics and Memory Controller Hub (GMCH) Datasheet and the Intel® 82801BA I/O Controller Hub 2 (ICH2) Datasheet for details on compensation. The resistive Compensation (RCOMP) guidelines are as follows:

RCOMP: Tie the HLCOMP pin of each component to a 40-Ω, 1% or 2% pull-up resistor (to 1.8 V) via a 10-mil-wide, 0.5” trace (targeted at a nominal trace impedance of 40 Ω). The GMCH and ICH2 each requires its own RCOMP resistor.
Figure 43. Single Hub Interface Reference Divider Circuit

Figure 44. Locally Generated Hub Interface Reference Dividers
This page intentionally left blank.
9. **ICH2**

9.1. **Decoupling**

The ICH2 is capable of generating large current swings when switching between logic High and logic Low. This condition could cause the component voltage rails to drop below specified limits. To avoid this type of situation, ensure that the appropriate amount of bulk capacitance is added in parallel to the voltage input pins. It is recommended that the developer use the amount of decoupling capacitors specified in the following table to ensure that the component maintains stable supply voltages. The capacitors should be placed as close as possible to the package, without exceeding 400 mils (100–300 mils nominal). Note: Routing space around the ICH2 is tight. A few decoupling caps may be placed more than 300 mils away from the package. System designers should simulate the board to ensure that the correct amount decoupling is implemented. Refer to the following figure for a layout example. It is recommended that, for prototype board designs, the designer include pads for extra power plane decoupling caps.

<table>
<thead>
<tr>
<th>Power Plane/Pins</th>
<th>Decoupling Capacitors</th>
<th>Capacitor Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3-V core</td>
<td>6</td>
<td>.1 µF</td>
</tr>
<tr>
<td>3.3-V standby</td>
<td>1</td>
<td>.1 µF</td>
</tr>
<tr>
<td>Processor interface (1.3 ~ 2.5 V)</td>
<td>1</td>
<td>.1 µF</td>
</tr>
<tr>
<td>1.8-V core</td>
<td>2</td>
<td>.1 µF</td>
</tr>
<tr>
<td>1.8-V standby</td>
<td>1</td>
<td>.1 µF</td>
</tr>
<tr>
<td>5-V reference</td>
<td>1</td>
<td>.1 µF</td>
</tr>
<tr>
<td>5-V reference standby</td>
<td>1</td>
<td>.1 µF</td>
</tr>
</tbody>
</table>
9.2. 1.8V/3.3V Power Sequencing

The ICH2 has two pairs of associated 1.8V and 3.3V supplies. These are \{Vcc1_8, Vcc3_3\} and \{VccSus1_8, VccSus3_3\}. These pairs are assumed to power up and power down together. **The difference between the two associated supplies must never be greater than 2.0V.** The 1.8V supply may come up before the 3.3V supply without violating this rule (though this is generally not practical in a desktop environment, since the 1.8V supply is typically derived from the 3.3V supply by means of a linear regulator).

One serious consequence of violation of this "2V Rule" is electrical overstress of oxide layers, resulting in component damage.

The majority of the ICH2 I/O buffers are driven by the 3.3V supplies, but are controlled by logic that is powered by the 1.8V supplies. Thus, another consequence of faulty power sequencing arises if the 3.3V supply comes up first. In this case the I/O buffers will be in an undefined state until the 1.8V logic is powered up. Some signals that are defined as "Input-only" actually have output buffers that are normally disabled, and the ICH2 may unexpectedly drive these signals if the 3.3V supply is active while the 1.8V supply is not.
The figure below shows an example power-on sequencing circuit that ensures the “2V Rule” is obeyed. This circuit uses a NPN (Q2) and PNP (Q1) transistor to ensure the 1.8V supply tracks the 3.3V supply. The NPN transistor controls the current through PNP from the 3.3V supply into the 1.8V power plane by varying the voltage at the base of the PNP transistor. By connecting the emitter of the NPN transistor to the 1.8V plane, current will not flow from the 3.3V supply into 1.8V plane when the 1.8V plane reaches 1.8V.

**Figure 46. Example 1.8V/3.3V Power Sequencing Circuit**

When analyzing systems that may be "marginally compliant" to the 2V Rule, pay close attention to the behavior of the ICH2's RSMRST# and PWROK signals, since these signals control internal isolation logic between the various power planes:

- RSMRST# controls isolation between the RTC well and the Resume wells.
- PWROK controls isolation between the Resume wells and Main wells

If one of these signals goes high while one of its associated power planes is active and the other is not, a leakage path will exist between the active and inactive power wells. This could result in high, possibly damaging, internal currents.
9.3. Power Plane Splits

Figure 47. Power Plane Split Example

9.4. Thermal Design Power

The thermal design power is the estimated maximum possible expected power generated in a component by a realistic application. It is based on extrapolations in both hardware and software technology over the life of the product. It does not represent the expected power generated by a power virus.

The thermal design power for the ICH2 is 1.5 W ±15%.
10. **I/O Subsystem**

10.1. **IDE Interface**

This section contains guidelines for connecting and routing the ICH2 IDE interface. The ICH2 has two independent IDE channels. This section provides guidelines for IDE connector cabling and motherboard design, including component and resistor placement and signal termination for both IDE channels. The ICH2 has integrated the series resistors that typically have been required on the IDE data signals (PDD[15:0] and SDD[15:0]) running to the two ATA connectors. Intel do not anticipate requiring additional series termination, but OEMs should verify the motherboard signal integrity via simulation. Additional external 0-Ω resistors can be incorporated into the design to address possible noise issues on the motherboard. The additional resistor layout increases flexibility by providing future stuffing options.

The IDE interface can be routed with 5-mil traces on 5-mil spaces and must be less than 8” long (from ICH2 to IDE connector). Additionally, the shortest IDE signal (on a given IDE channel) must be less than 0.5” shorter than the longest IDE signal (on that channel).

10.1.1. **Cabling**

- **Length of cable:** Each IDE cable must be equal to or less than 18”.
- **Capacitance:** Less than 30 pF
- **Placement:** A maximum of 6” between drive connectors on the cable. If a single drive is placed on the cable it should be placed at the end of the cable. If a second drive is placed on the same cable it should be placed on the connector next closest to the end of the cable (6” away from the end of the cable).
- **Grounding:** Provide a direct, low-impedance chassis path between the motherboard ground and hard disk drives.
- **ICH2 Placement:** The ICH2 must be placed at most 8” from the ATA connector(s).
- **PC99 requirement:** Support Cable Select for master-slave configuration is a system design requirement of Microsoft® PC99. The CSEL signal of each ATA connector must be grounded at the host side.

10.2. **Cable Detection for Ultra ATA/66 and Ultra ATA/100**

The ICH2 IDE controller supports PIO, multiword (8237-style) DMA, and Ultra DMA modes 0 through 5. The ICH2 must determine the type of cable present, to configure itself for the fastest possible transfer mode that the hardware can support.

An 80-conductor IDE cable is required for Ultra ATA/66 and Ultra ATA/100. This cable uses the same 40-pin connector as the old 40-pin IDE cable. The wires in the cable alternate: ground, signal, ground, signal,…, All ground wires are tied together on the cable (and they are tied to the ground on the
motherboard through the ground pins in the 40-pin connector). This cable conforms to the Small Form Factor Specification SFF-8049, which is obtainable from the Small Form Factor Committee.

To determine whether the ATA/66 or ATA/100 mode can be enabled, the ICH2 requires that the system software attempt to determine the type of cable used in the system. If the system software detects an 80-conductor cable, it may use any Ultra DMA mode up to the highest transfer mode supported by both the chipset and the IDE device. If a 40-conductor cable is detected, the system software must not enable modes faster than Ultra DMA Mode 2 (Ultra ATA/33).

Intel recommends that cable detection be performed using a combination host-side/device-side detection mechanism. Note that host-side detection cannot be implemented on an NLX form factor system, since this configuration does not define interconnect pins for the PDIAG#/CBLID# from the riser (containing the ATA connectors) to the motherboard. These systems must rely on the device-side detection mechanism only.

10.2.1. Combination Host-Side/Device-Side Cable Detection

Host-side detection (described in the ATA/ATAPI-4 Standard, Section 5.2.11) requires the use of two GPI pins (one for each IDE channel). The proper way to connect the PDIAG#/CBLID# signal of the IDE connector to the host is shown in the figure below. All IDE devices have a 10-kΩ pull-up resistor to 5 V on this signal. Not all GPI and GPIO pins on the ICH2 are 5-V tolerant. If non 5-V tolerant inputs are used, a resistor divider is required to prevent 5 V on the ICH2 or FWH pins. The proper value of the divider resistor is 10 kΩ (as shown in the figure below).

This mechanism allows the BIOS, after diagnostics, to sample PDIAG#/CBLID#. If the signal is High, then there is 40-conductor cable in the system and ATA modes 3, 4 and 5 must not be enabled.
If PDIAG#/CBLID# is detected Low, then there may be an 80-conductor cable in the system or there may be a 40-conductor cable and a legacy slave device (Device 1) that does not release the PDIAG#/CBLID# signal as required by the ATA/ATAPI-4 standard. In this case, the BIOS should check the **Identify Device** information in a connected device that supports Ultra DMA modes higher than 2. If ID Word 93, bit 13, is set to 1, then an 80-conductor cable is present. If this bit is set to 0, then a legacy slave (Device 1) is preventing proper cable detection, so the BIOS should configure the system as though a 40-conductor cable were present and then notify the user of the problem.

### 10.2.2. Device-Side Cable Detection

For platforms that must implement device-side detection only (e.g., NLX platforms), a 0.047-µF capacitor is required on the motherboard as shown in the figure below. This capacitor **should not be populated** when implementing the recommended combination host-side/device-side cable detection mechanism described previously.

**Figure 49. Device-Side IDE Cable Detection**

This mechanism creates a resistor-capacitor (RC) time constant. The ATA mode 3, 4 or 5 drive will drive PDIAG#/CBLID# Low and then release it (pulled up through a 10-kΩ resistor). The drive will sample the signal after releasing it. In an 80-conductor cable, PDIAG#/CBLID# is not connected through to the host, so the capacitor has no effect. In a 40-conductor cable, the signal is connected to the host, so the signal will rise more slowly as the capacitor charges. The drive can detect the difference in rise times and will report the cable type to the BIOS when it sends the IDENTIFY_DEVICE packet during system boot, as described in the ATA/66 specification.
10.2.3. Primary IDE Connector Requirements

Figure 50. Connection Requirements for Primary IDE Connector

- 22-Ω to 47-Ω series resistors are required on RESET#. The correct value should be determined for each unique motherboard design, based on signal quality.
- An 8.2-kΩ to 10-kΩ pull-up resistor is required on IRQ14 and IRQ15 to VCC3.
- A 4.7-kΩ pull-up resistor to VCC3 is required on PIORDY and SIORDY.
- Series resistors can be placed on the control and data lines to improve signal quality. The resistors are placed as close as possible to the connector. Values are determined for each unique motherboard design.
10.2.4. Secondary IDE Connector Requirements

![Connection Requirements for Secondary IDE Connector](image)

- 22-Ω to 47-Ω series resistors are required on RESET#. The correct value should be determined for each unique motherboard design, based on signal quality.
- An 8.2-kΩ to 10-kΩ pull-up resistor is required on IRQ14 and IRQ15 to VCC3.
- A 4.7-kΩ pull-up resistor to VCC3 is required on PIORDY and SIORDY
- Series resistors can be placed on the control and data lines to improve signal quality. The resistors are placed as close as possible to the connector. Values are determined for each unique motherboard design.
10.3. **AC’97**


The AC-link is a bidirectional, serial PCM digital stream. It handles multiple input and output data streams, as well as control register accesses, by employing a time-division-multiplexed (TDM) scheme. The AC-link architecture enables data transfer through individual frames transmitted serially. Each frame is divided into 12 outgoing and 12 incoming data streams, or slots. The architecture of the ICH2 AC-link allows a maximum of two codecs to be connected. The following figure shows a two-codec topology of the AC-link for the ICH2.

**Figure 52. ICH2 AC’97– Codec Connection**

![ICH2 AC97 Codec Connection Diagram](ICH2_AC97_codec_conn.png)

Intel has developed an advanced common connector for both AC’97 as well as networking options. This is known as the Communications and Network Riser (CNR). Refer to Section 10.4.

Clocking is provided from the primary codec on the link via BITCLK, and it is derived from a 24.576-MHz crystal or oscillator. Refer to the primary codec vendor for crystal or oscillator requirements. BITCLK is a 12.288-MHz clock driven by the primary codec to the digital controller (ICH2) and any other codec present. That clock is used as the timebase for latching and driving data.

The ICH2 supports wake-on-ring from S1-S5 via the AC’97 link. The codec asserts SDATAIN to wake the system. To provide wake capability and/or caller ID, standby power must be provided to the modem codec.
The ICH2 has weak pull-downs/pull-ups that are enabled only when the AC-Link Shut-off bit in the ICH2 is set. This keeps the link from floating when the AC-link is off or when there are no codecs present.

If the Shut-off bit is not set, it means that there is a codec on the link. Therefore, BITCLK and AC_SDOUT will be driven by the codec and ICH2, respectively. However, AC_SDIN0 and AC_SDIN1 may not be driven. If the link is enabled, it may be assumed that there is at least one codec. If there only is an on-board codec (i.e., no AMR), then the unused SDIN pin should have a weak (10-kΩ) pull-down to keep it from floating. If an AMR is used, any SDIN signal could be Not Connected (e.g., with no codec, both can be NC), then both SDIN pins must have a 10-kΩ pull-down.

### Table 25. AC’97 SDIN Pull-down Resistors

<table>
<thead>
<tr>
<th>System Solution</th>
<th>Pull-up Requirements</th>
</tr>
</thead>
<tbody>
<tr>
<td>On-board codec only</td>
<td>Pull-down the SDIN pin that is not connected to the codec.</td>
</tr>
<tr>
<td>AMR only</td>
<td>Pull-down both SDIN pins.</td>
</tr>
<tr>
<td>BOTH AMR and on-board codec</td>
<td>Pull-down any SDIN pin that could be NC*.</td>
</tr>
</tbody>
</table>

*If the on-board codec can be disabled, both SDIN pins must have pull-downs. If the on-board codec cannot be disabled, only the SDIN not connected to the on-board codec requires a pull-down.

### 10.4. CNR

The Communication and Networking Riser (CNR) Specification defines a hardware-scalable Original Equipment Manufacturer (OEM) motherboard riser and interface. This interface supports multichannel audio, a V.90 analog modem, phone-line based networking, and 10/100 Ethernet based networking. The CNR specification defines the interface that should be configured before system shipment. Standard I/O expansion slots, such as those supported by the PCI bus architecture, are intended to continue serving as the upgrade medium. The CNR mechanically shares a PCI slot. Unlike in the case of the AMR, the system designer will not sacrifice a PCI slot after deciding not to include a CNR in a particular build.

The following figure indicates the interface for the CNR connector. Refer to the appropriate section of this document for the appropriate design and layout guidelines. The Platform LAN Connection (PLC) can either be a 82562EH or 82562ET component. Refer to the CNR specification for additional information.

### Figure 53. CNR Interface
10.5. USB

The general guidelines for the USB interface are as follows:

- Unused USB ports should be terminated with 15-kΩ pull-down resistors on both P+/P- data lines.
- 15-Ω series resistors should be placed as close as possible to the ICH2 (<1”). These series resistors are required for source termination of the reflected signal.
- 47-pF caps must be placed as close as possible to the ICH2 and on the ICH2 side of the series resistors on the USB data lines (P0±, P1±, P2±, P3±). These caps are provided for signal quality (rise/fall time) and to help minimize EMI radiation.
- 15-kΩ ± 5% pull-down resistors should be placed on the USB side of the series resistors on the USB data lines (P0± … P3±), and they are REQUIRED for signal termination by the USB specification. The stub should be as short as possible.
- The trace impedance for the P0±…P3± signals should be 45 Ω (to ground) for each USB signal P+ or P-. When the stack-up recommended in Figure 4 is used, the USB requires 9-mil traces. The impedance is 90 Ω between the differential signal pairs P+ and P-, to match the 90-Ω USB twisted-pair cable impedance. Note that the twisted-pair’s characteristic impedance of 90 Ω is the series impedance of both wires, resulting in an individual wire presenting a 45-Ω impedance. The trace impedance can be controlled by carefully selecting the trace width, trace distance from power or ground planes, and physical proximity of nearby traces.
- USB data lines must be routed as critical signals. The P+/P- signal pair must be routed together and not parallel with other signal traces, to minimize cross-talk. Doubling the space from the P+/P- signal pair to adjacent signal traces will help to prevent cross-talk. Do not worry about cross-talk between the two P+/P- signal traces. The P+/P- signal traces must also be the same length, which will minimize the effect of common-mode current on EMI.
The following figure illustrates the recommended USB schematic.

**Figure 54. USB Data Signals**

![USB Data Signals Diagram]

The recommended USB trace characteristics are:

- Impedance ‘$Z_0$’ = 45.4 Ω
- Line Delay = 160.2 ps
- Capacitance = 3.5 pF
- Inductance = 7.3 nH
- Res @ 20° C = 53.9 mΩ

### 10.6. ISA

Implementations that require ISA support can benefit from the enhancements of the ICH2, while “ISA-less” designs are not burdened with the complexity and cost of the ISA subsystem. For information regarding the implementation of an ISA design, contact external suppliers.
10.7. IOAPIC Design Recommendation

UP systems not using the IOAPIC should comply with the following recommendations:

- On the ICH2:
  - Tie PICCLK directly to ground.
  - Tie PICD0, PICD1 to ground through a 10-kΩ resistor.

- On the processor:
  - PICCLK must be connected from the clock generator to the PICCLK pin on the processor.
  - Tie PICD0 to 2.5 V through 10-kΩ resistors.
  - Tie PICD1 to 2.5 V through 10-kΩ resistors.

10.8. SMBus/SMLink Interface

The SMBus interface on the ICH2 is the same as that on the ICH. It uses two signals, SMBCLK and SMBDATA, to send and receive data from components residing on the bus. These signals are used exclusively by the SMBus host controller. The SMBus host controller resides inside the ICH2.

The ICH2 incorporates a new SMLink interface supporting AOL*, AOL2*, and slave functionality. It uses two signals, SMLINK[1:0]. SMLINK[0] corresponds to an SMBus clock signal, and SMLINK[1] corresponds to an SMBus data signal. These signals are part of the SMB slave interface.

For Alert on LAN (AOL) functionality, the ICH2 transmits heartbeat and event messages over the interface. When the 82562EM LAN connect component is used, the ICH2’s integrated LAN controller claims the SMLink heartbeat and event messages and sends them out over the network. An external, AOL2-enabled LAN controller will connect to the SMLink signals, to receive heartbeat and event messages as well to as access the ICH2 SMBus slave interface. The slave interface function allows an external microcontroller to perform various functions. For example, the slave write interface can reset or wake a system, generate SMI# or interrupts, and send a message. The slave read interface can read the system power state, read the watchdog timer status, and read system status bits.

Both the SMBus host controller and the SMBus slave interface obey the SMBus protocol, so the two interfaces can be externally wire-ORed together to allow an external management ASIC to access targets on the SMBus as well as the ICH2 slave interface. This is performed by connecting SMLink[0] to SMBCLK and SMLink[1] to SMBDATA, as shown in the following figure. Since the SMBus and SMLINK are pulled up to VCCSUS3_3, system designers must ensure that they implement proper isolation for any devices that may be powered down while VCCSUS3_3 is still active (i.e., thermal sensors).
Figure 55. SMBus/SMLink Interface

Note: Intel does not support external access to the ICH2’s integrated LAN controller via the SMLink interface. Also, Intel does not support access to the ICH2’s SMBus slave interface by the ICH2’s SMBus host controller. The following table describes the pull-up requirements for different implementations of the SMBus and SMLink signals.

Table 26. Pull-up Requirements for SMBus and SMLink

<table>
<thead>
<tr>
<th>SMBus / SMLink Use</th>
<th>Implementation</th>
</tr>
</thead>
<tbody>
<tr>
<td>Alert-on-LAN* signals</td>
<td>4.7-kΩ pull-up resistors to 3.3 VSB are required.</td>
</tr>
<tr>
<td>GPIOs</td>
<td>Pull-up resistors to 3.3 VSB and the signals must be allowed to change states on power-up. (For example, on power-up the ICH2 will drive heartbeat messages until the BIOS programs these signals as GPIOs.) The value of the pull-up resistors depends on the loading on the GPIO signal.</td>
</tr>
<tr>
<td>Not Used</td>
<td>4.7-kΩ pull-up resistors to 3.3 VSB are required.</td>
</tr>
</tbody>
</table>
10.9. **PCI**

The ICH2 provides a PCI Bus interface compliant with the *PCI Local Bus Specification, Revision 2.2*. The implementation is optimized for high-performance data streaming when the ICH2 is acting as either the target or the initiator on the PCI bus. For more information on the PCI Bus interface, refer to the *PCI Local Bus Specification, Revision 2.2*.

The ICH2 supports six PCI Bus masters (excluding the ICH2), by providing six REQ#/GNT# pairs. In addition, the ICH2 supports two PC/PCI REQ#/GNT# pairs, one of which is multiplexed with a PCI REQ#/GNT# pair.

*Figure 56. PCI Bus Layout Example*

10.10. **RTC**

The ICH2 contains a real-time clock (RTC) with 256 bytes of battery-backed SRAM. The internal RTC module provides two key functions: keeping the date and time and storing system data in its RAM when the system is powered down.

This section will present the recommended hook-up for the RTC circuit for the ICH2.
10.10.1. RTC Crystal

The ICH2 RTC module requires an external oscillating source of 32.768 kHz connected on the RTCX1 and RTCX2 pins. The following figure documents the external circuitry that comprises the oscillator of the ICH2 RTC.

Figure 57. External Circuitry for the ICH2 RTC

NOTES:
1. The exact capacitor value must be based on the crystal maker's recommendation. (The typical value for C2 and C3 is 18 pF.)
2. VccRTC: Power for RTC well
3. RTCX2: Crystal input 2 – Connected to the 32.768-kHz crystal.
4. RTCX1: Crystal input 1 – Connected to the 32.768-kHz crystal.
5. VBIAS: RTC BIAS voltage – This pin is used to provide a reference voltage. This DC voltage sets a current that is mirrored throughout the oscillator and buffer circuitry.
6. Vss: Ground
10.10.2. External Capacitors

To maintain RTC accuracy, the external capacitor C1 must be 0.047 µF, and the external capacitor values (C2 and C3) should be chosen to provide the manufacturer-specified load capacitance (Cload) for the crystal, when combined with the parasitic capacitance of the trace, socket (if used), and package. When the external capacitor values are combined with the capacitance of the trace, socket, and package, the closer the capacitor value can be matched to the actual load capacitance of the crystal used, the more accurate the RTC will be.

The following equation can be used to choose the external capacitance values (C2 and C3):

\[
C_{load} = \frac{C_2 \times C_3}{C_2 + C_3} + C_{parasitic}
\]

C3 can be chosen such that C3 > C2. Then C2 can be trimmed to obtain 32.768 kHz.

10.10.3. RTC Layout Considerations

- Keep the RTC lead lengths as short as possible. Approximately 0.25” is sufficient.
- Minimize the capacitance between Xin and Xout in the routing.
- Put a ground plane under the XTAL components.
- Don’t route switching signals under the external components (unless on the other side of the board).
- The oscillator VCC should be clean. Use a filter, such as an RC low-pass or a ferrite inductor.

10.10.4. RTC External Battery Connection

The RTC requires an external battery connection to maintain its functionality and its RAM while the ICH2 is not powered by the system.

Example batteries include the Duracell* 2032, 2025 or 2016 (or equivalent), which give many years of operation. Batteries are rated by storage capacity. The battery life can be calculated by dividing the capacity by the average current required. For example, if the battery storage capacity is 170 mAh (assumed usable) and the average current required is 3 µA, the battery life will be at least:

\[
\frac{170,000 \, \mu \text{Ah}}{3 \, \mu \text{A}} = 56,666 \, \text{h} = 6.4 \, \text{years}
\]

The voltage of the battery can affect the RTC accuracy. In general, when the battery voltage decays, the RTC accuracy also decreases. High accuracy can be obtained when the RTC voltage is within the range 3.0 V to 3.3 V.

The battery must be connected to the ICH2 via an isolation Schottky diode circuit. The Schottky diode circuit allows the ICH2 RTC well to be powered by the battery when system power is unavailable, but by system power when it is available. So, the diodes are set to be reverse-biased when system power is unavailable. The following figures shows an example of the used diode circuitry.
A standby power supply should be used in a desktop system, to provide continuous power to the RTC when available, which will significantly increase the RTC battery life and thereby the RTC accuracy.

10.10.5. RTC External RTCSRST Circuit
The ICH2 RTC requires some additional external circuitry. The RTCRST# signal is used to reset the RTC well. The external capacitor and the external resistor between RTCRST# and the RTC battery (Vbat) were selected to create an RC time delay, such that RTCRST# will go High some time after the battery voltage is valid. The RC time delay should be within the range of 10–20 ms. When RTCRST# is asserted, bit 2 (RTC_PWR_STS) in the GEN_PMCON_3 (General PM Configuration 3) register is set to 1 and remains set until cleared by software. As a result, when the system boots, the BIOS knows that the RTC battery has been removed.

This RTCRST# circuit is combined with the diode circuit (see previous figure), which allows the RTC well to be powered by the battery when system power is unavailable. The previous figure shows an example of this circuitry when used in conjunction with the external diode circuit.

10.10.6. RTC Routing Guidelines

- All RTC OSC signals (RTCX1, RTCX2, VBIAS) should all be routed with trace lengths less than 1”. The shorter, the better.
- Minimize the capacitance between RTCX1 and RTCX2 in the routing. (Optimally, there would be a ground line between them.)
- Put a ground plane under all external RTC circuitry.
- Don’t route any switching signals under the external components (unless on the other side of the ground plane).

10.10.7. VBIAS DC Voltage and Noise Measurements

- All RTC OSC signals (RTCX1, RTCX2, VBIAS) should all be routed with trace lengths less than 1”. The shorter, the better.
- Steady-state VBIAS is a DC voltage of about 0.38 V ± 0.06 V.
- When the battery is inserted, VBIAS will be “kicked” to about 0.7–1.0 V, but it will return to its DC value within a few ms.
- Noise on VBIAS must be kept to a minimum (200 mV or less).
- VBIAS is very sensitive and cannot be directly probed, but it can be probed through a .01-µF capacitor.
- Excessive noise on VBIAS can cause the ICH2 internal oscillator to misbehave or even stop completely.
- To minimize VBIAS noise, it is necessary to implement the routing guidelines described previously as well as the required external RTC circuitry, as described in the Intel® 82801BA I/O Controller Hub 2 (ICH2) Datasheet.
10.11. **LAN Layout Guidelines**

The ICH2 provides several options for integrated LAN capability. The platform supports several components, depending on the target market.

<table>
<thead>
<tr>
<th>LAN Connect Component</th>
<th>Connection</th>
<th>Features</th>
</tr>
</thead>
<tbody>
<tr>
<td>82562EM</td>
<td>Advanced 10/100 Ethernet</td>
<td>AOL* &amp; Ethernet 10/100 connection</td>
</tr>
<tr>
<td>82562ET</td>
<td>10/100 Ethernet</td>
<td>Ethernet 10/100 connection</td>
</tr>
<tr>
<td>82562EH</td>
<td>1-Mb HomePNA* LAN</td>
<td>1-Mb HomePNA connection</td>
</tr>
</tbody>
</table>

Intel developed a dual footprint for 82562ET and 82562EH, to minimize the required number of board builds. A single layout with the specified dual footprint allows the OEM to install the appropriate LAN connect component to satisfy market demand. Design guidelines are provided for each required interface and connection. Refer to the following figure and table for the corresponding section of the design guide.

**Figure 60. ICH2 / LAN Connect Section**
### Table 27. LAN Design Guide Section Reference

<table>
<thead>
<tr>
<th>Layout Section</th>
<th>Figure Ref.</th>
<th>Design Guide Section</th>
</tr>
</thead>
<tbody>
<tr>
<td>ICH2 – LAN interconnect</td>
<td>A</td>
<td>10.11.1 ICH2 – LAN Interconnect Guidelines</td>
</tr>
<tr>
<td>General routing guidelines</td>
<td>B,C,D</td>
<td>10.11.2 General LAN Routing Guidelines and Considerations</td>
</tr>
<tr>
<td>82562EH</td>
<td>B</td>
<td>10.11.3 82562EH Home/PNA* Guidelines</td>
</tr>
<tr>
<td>82562ET /82562EM</td>
<td>C</td>
<td>10.11.4 82562ET / 82562EM Guidelines</td>
</tr>
<tr>
<td>Dual layout footprint</td>
<td>D</td>
<td>10.11.5 82562ET / 82562EH Dual Footprint Guidelines</td>
</tr>
</tbody>
</table>

### 10.11.1. ICH2 – LAN Interconnect Guidelines

This section contains the guidelines for the design of motherboards and riser cards that comply with LAN connect. It should not be considered a specification, and the system designer must ensure through simulations or other techniques that the system meets the specified timings. Special care must be taken to match the `LAN_CLK` traces with those of the other signals, as follows. The following guidelines are for the ICH2-to-LAN component interface. The following signal lines are used on this interface:

- `LAN_CLK`
- `LAN_RSTSYNC`
- `LAN_RXD[2:0]`
- `LAN_TXD[2:0]`

This interface supports both 82562EH and 82562ET/82562EM components. Both components share signal lines `LAN_CLK`, `LAN_RSTSYNC`, `LAN_RXD[0]`, and `LAN_TXD[0]`. Signal lines `LAN_RXD[2:1]` and `LAN_TXD[2:1]` are not connected when 82562EH is installed.

### 10.11.1.1. Bus Topologies

The LAN connect interface can be configured in several topologies:

- Direct point-to-point connection between the ICH2 and the LAN component
- Dual footprint
- LOM/CNR implementation
10.11.1.2. Point-to-Point Interconnect

The following guidelines are for a single-solution motherboard. Either 82562EH, 82562ET or CNR is installed.

Figure 61. Single-Solution Interconnect

```
ICH2

LAN_CLK
LAN_RSTSYNC
LAN_RXD[2:0]
LAN_TXD[2:0]
```

Table 28. Single-Solution Interconnect Length Requirements

<table>
<thead>
<tr>
<th>Configuration</th>
<th>L</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>82562EH</td>
<td>4.5&quot; to 8.5&quot;</td>
<td>Signal lines LAN_RXD[2:1] and LAN_TXD[2:1] are not connected.</td>
</tr>
<tr>
<td>82562ET</td>
<td>4.5&quot; to 8.5&quot;</td>
<td></td>
</tr>
<tr>
<td>CNR</td>
<td>4.5&quot; to 8.5&quot;</td>
<td>The trace length from the connector to LOM should be 0.5&quot; to 3.0&quot;</td>
</tr>
</tbody>
</table>

10.11.1.3. LOM/CNR Interconnect

The following guidelines allow for an all-inclusive motherboard solution. This layout combines the LOM, dual-footprint, and CNR solutions. The resistor pack ensures that either a CNR option or a LAN on Motherboard option can be implemented at one time, as shown in the following figure, which shows the recommended trace routing lengths.

Figure 62. LOM/CNR Interconnect

```
ICH2

Res. Pack

B

PLC

C

CNR

D

PLC Card
```
Table 29. LOM/CNR Length Requirements

<table>
<thead>
<tr>
<th>Configuration</th>
<th>A</th>
<th>B</th>
<th>C</th>
<th>D</th>
</tr>
</thead>
<tbody>
<tr>
<td>82562EH</td>
<td>0.5” to 6.0”</td>
<td>4.0” to (10.0” – A)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>82562ET</td>
<td>0.5” to 7.0”</td>
<td>3.0” to (10.0” – A)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Dual footprint</td>
<td>0.5” to 6.0”</td>
<td>4.0” to (10.0” – A)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>82562ET/EH card*</td>
<td>0.5” to 6.5”</td>
<td></td>
<td>2.5” to (9” – A)</td>
<td>0.5” to 3.0”</td>
</tr>
</tbody>
</table>

NOTES:
1. The total trace length should not exceed 13”.

Additional guidelines for this configuration are as follows:
- Stubs due to the resistor pack should not be present on the interface.
- The resistor pack value can be 0 $\Omega$ or 22 $\Omega$.
- LAN on Motherboard PLC can be a dual-footprint configuration.

10.11.1.4. Signal Routing and Layout

LAN connect signals must be carefully routed on the motherboard to meet the timing and signal quality requirements of this interface specification. The following are some of the general guidelines that should be followed. It is recommended that the board designer simulate the board routing, to verify that the specifications are met for flight times and skews due to trace mismatch and cross-talk. On the motherboard, the length of each data trace is either equal in length to the $LAN_{CLK}$ trace or up to 0.5” shorter than the $LAN_{CLK}$ trace. ($LAN_{CLK}$ should always be the longest motherboard trace in each group.)

Figure 63. $LAN_{CLK}$ Routing Example
10.11.1.5. Cross-Talk Consideration

Noise due to cross-talk must be carefully minimized. Cross-talk is the main cause of timing skews and is the largest part of the t\textsubscript{RMATCH} skew parameter.

10.11.1.6. Impedances

Motherboard impedances should be controlled to minimize the impact of any mismatch between the motherboard and the add-in card. An impedance of $60 \, \Omega \pm 15\%$ is strongly recommended. Otherwise, signal integrity requirements may be violated.

10.11.1.7. Line Termination

Line termination mechanisms are not specified for the LAN connect interface. Slew-rate-controlled output buffers achieve acceptable signal integrity by controlling signal reflection, over/undershoot, and ringback. A 33-\Omega series resistor can be installed at the driver side of the interface, if the developer has concerns about over/undershoot. Note that the receiver must allow for any drive strength and board impedance characteristic within the specified ranges.

10.11.2. General LAN Routing Guidelines and Considerations

10.11.2.1. General Trace Routing Considerations

Trace routing considerations are important to minimize the effects of cross-talk and propagation delays on sections of the board where high-speed signals exist. Signal traces should be kept as short as possible to decrease interference from other signals, including those propagated through power and ground planes.

Observe the following suggestions to help optimize board performance:

- The maximum mismatch between the clock trace length and the length of any data trace is 0.5\”.
- Maintain constant symmetry and spacing between the traces within a differential pair.
- Keep the signal trace lengths of a differential pair equal to each other.
- Keep the total length of each differential pair under 4\”. (Many customer designs with differential traces longer than 5\” have had one or more of the following issues: IEEE phy conformance failures, excessive EMI, and/or degraded receive BER.)
- Do not route the transmit differential traces closer than 70 mils from the receive differential traces.
- Do not route any other signal traces both parallel to the differential traces and closer than 70 mils from the differential traces.
- Keep to 7 mils the maximum separation between differential pairs.
- For high-speed signals, the number of corners and vias should be kept to a minimum. If a 90° bend is required, it is advisable to use two 45° bends instead. Refer to the following figure.
- Traces should be routed away from board edges by a distance greater than the trace height above the ground plane. This allows the field around the trace to couple more easily to the ground plane rather than to adjacent wires or boards.
- Do not route traces and vias under crystals or oscillators. This will prevent coupling to or from the clock. And as a general rule, place traces from clocks and drives at a minimum distance from apertures, by a distance exceeding the largest aperture dimension.
10.11.2.1.1. Trace Geometry and Length

The key factors in controlling trace EMI radiation are the trace length and the ratio of trace width to trace height above the ground plane. To minimize trace inductance, high-speed signals and signal layers close to a ground or power plane should be as short and wide as practical. Ideally, this ratio of trace width to height above the ground plane is between 1:1 and 3:1. To maintain trace impedance, the width of the trace should be modified when changing from one board layer to another, if the two layers are not equidistant from the power or ground plane. Differential trace impedances should be controlled to ~100 Ω. It is necessary to compensate for trace-to-trace edge coupling, which can lower the differential impedance by 10 Ω, when the traces within a pair are closer than 0.030” (edge to edge).

Traces between decoupling and I/O filter capacitors should be as short and wide as practical. Long-and-thin traces are more inductive and would reduce the intended effect of the decoupling capacitors. For similar reasons, traces to I/O signals and signal terminations should be as short as possible. Vias to the decoupling capacitors should have diameters sufficiently large to decrease series inductance.

10.11.2.1.2. Signal Isolation

Comply with the following rules for signal isolation:

- Separate and group signals by function on separate layers, if possible. Maintain a gap of 70 mils between all differential pairs (Phoneline and Ethernet) and other nets, but group together associated differential pairs.

**Note:** Over the length of the trace run, each differential pair should be at least 0.3” away from any parallel signal trace.

- Physically group together all components associated with one clock trace, to reduce trace length and radiation.
- Isolate I/O signals from high-speed signals to minimize cross-talk, which can increase EMI emission and susceptibility to EMI from other signals.
- Avoid routing high-speed LAN or Phoneline traces near other high-frequency signals associated with a video controller, cache controller, processor or other similar device.
10.11.2.2. Power and Ground Connections

Comply with the following rules and guidelines for power and ground connections:

- All VCC pins should be connected to the same power supply.
- All VSS pins should be connected to the same ground plane.
- Use one decoupling capacitor per power pin for optimized performance.
- Place decoupling as close as possible to power pins.

10.11.2.2.1. General Power and Ground Plane Considerations

To properly implement the common-mode choke functionality of the magnetics module, the chassis or output ground (secondary side of transformer) should be physically separated from the digital or input ground (primary side) by at least 100 mils.

Figure 65. Ground Plane Separation

Good grounding requires minimizing inductance levels in the interconnections. Keeping ground returns short, signal loop areas small, and power inputs bypassed to signal return will significantly reduce EMI radiation.
Comply with the following rules to help reduce circuit inductance in both backplanes and motherboards:

- *Route traces over a continuous plane with no interruptions (i.e., do not route over a split plane).* If there are vacant areas on a ground or power plane, avoid routing signals over the vacant area. This will increase inductance and EMI radiation levels.

- To reduce coupling, separate noisy digital grounds from analog grounds.

- Noisy digital grounds may affect sensitive DC subsystems.

- All ground vias should be connected to every ground plane, and every power via should be connected to all power planes at equal potential. This helps reduce circuit inductance.

- *Physically locate grounds between a signal path and its return.* This will minimize the loop area.

- *Avoid fast rise/fall times as much as possible.* Signals with fast rise and fall times contain many high-frequency harmonics, which can radiate EMI.

- *The ground plane beneath the filter/transformer module should be split.* The RJ45 and/or RJ11 connector side of the transformer module should have chassis ground beneath it. Splitting the ground planes beneath the transformer minimizes noise coupling between the primary and secondary sides of the transformer and between adjacent coils in the transformer. There should not be a power plane under the magnetics module.

- *Create a spark gap between pins 2 through 5 of the Phoneline connector(s) and a shield ground of 1.5 mm (59.0 mil).* This critical requirement is needed to pass FCC Part 68 testing of the Phoneline connection.

10.11.2.3. A 4-Layer Board Design

**Top-Layer Routing**

Sensitive analog signals are routed completely on the top layer without the use of vias. This allows tight control of signal integrity and removes any impedance inconsistencies due to layer changes.

**Ground Plane**

It is advisable to provide a layout split (100 mils) of the ground plane under the magnetics module between the primary and secondary side of the module.

**Power Plane**

Physically separate digital and analog power planes must be provided to prevent digital switching noise from being coupled into the analog power supply planes VDD_A. Analog power may be a metal fill “island,” separated from digital power, and better filtered than digital power.

**Bottom-Layer Routing**

Digital high-speed signals, which include all LAN interconnect interface signals, are routed on the bottom layer.
10.11.2.4. Common Physical Layout Issues

Common physical layer design and layout mistakes in LAN On Motherboard designs are as follows:

1. Unequal length of the two traces within a differential pair. Inequalities create common-mode noise and distort the transmit or receive waveforms.

2. Lack of symmetry between the two traces within a differential pair. (For each component and/or via that one trace encounters, the other trace must encounter the same component or a via at the same distance from the PLC.) Asymmetry can create common-mode noise, and distort the waveforms.

3. Excessive distance between the PLC and the magnetics or between the magnetics and the RJ-45/11 connector. When the total distance exceeds approximately 4”, it can become extremely difficult to design a spec-compliant LAN product. If they are long, traces on FR4 (fiberglass-epoxy substrate) will attenuate the analog signals. Also, any impedance mismatch in the traces will be increased if they are longer (see item 9).

4. Routing any other trace parallel to and close to one of the differential traces. Cross-talk on the receive channel will induce degraded long-cable BER. When cross-talk gets onto the transmit channel, it can cause excessive emissions (below the FCC standard) and can cause poor transmit BER on long cables. Other signals should be kept at least 0.3” from the differential traces.

5. Routing the transmit differential traces next to the receive differential traces. The transmit trace closest to one of the receive traces will put more cross-talk onto the closest receive trace, which can greatly degrade the receiver's BER over long cables. After exiting the PLC, the transmit traces should be kept 0.3” or more away from the nearest receive trace. In the vicinities where the traces enter or exit the magnetics, the RJ-45/11 and the PLC are the only possible exceptions.

6. Use of an inferior magnetics module. The magnetics modules used by Intel have been fully tested for IEEE PLC conformance, long-cable BER problems, and emissions and immunity. (Inferior magnetics modules often have less common-mode rejection and/or no auto-transformer in the transmit channel.)

7. Another common mistake is using an 82555 or 82558 physical layer schematic in a PLC design. The transmit terminations and decoupling are different, and there also are differences in the receive circuit. Use the appropriate reference schematic or application notes.

8. Not using (or incorrectly using) the termination circuits for the unused pins at the RJ-45/11 and for the wire-side center-taps of the magnetics modules. These unused RJ pins and wire-side center-taps must be correctly referenced to chassis ground via the proper value resistor and capacitor or termination plane. If these are not terminated properly, there can be emission (FCC) problems, IEEE conformance issues, and long-cable noise (BER) problems. The application notes contain schematics that illustrate the proper termination for these unused RJ pins and the magnetics center-taps.

9. Incorrect differential trace impedances. It is important to have ~100 Ω impedance between the two traces within a differential pair. This becomes even more important as the differential traces become longer. It is very common to see customer designs that have differential trace impedances between 75 Ω and 85 Ω, even when the designers think they have designed for 100 Ω. (To calculate the differential impedance, many impedance calculators only multiply the single-ended impedance by two. This does not take into account edge-to-edge capacitive coupling between the two traces. When the two traces within a differential pair are kept close (see Note) to each other, the edge coupling can lower the effective differential impedance by 5 Ω to 20 Ω. A 10-Ω to 15-Ω drop in impedance is common.) Short traces will have fewer problems if the differential impedance is a little off.
10. Another common problem is to use a too-large capacitor between the transmit traces and/or too much capacitance from the magnetic's transmit center-tap (on the 82562ET side of the magnetics) to ground. Using capacitors with capacitances exceeding a few pF in either of these locations can slow the 100-Mbps rise and fall times so much that they fail the IEEE rise time and fall time specs, which will cause the return loss to fail at higher frequencies and will degrade the transmit BER performance. Caution should be exercised if a cap is put in either of these locations. If a cap is used, it should almost certainly be less than 22 pF. (Reasonably good success has been achieved by using 6-pF to 12-pF values in past designs.) Unless there is some overshoot in the 100-Mbps mode, these caps are not necessary.

Note: It is important to keep the two traces within a differential pair close to each other. Keeping them close improves their immunity to cross-talk and other sources of common-mode noise. Keeping them close results in lower emissions (i.e., FCC compliance) from the transmit traces as well as a better receive BER for the receive traces. Close should be considered to be less than 0.030\" between the two traces within a differential pair. 0.008\" to 0.012\" trace-to-trace spacing is recommended.

### 10.11.3. 82562EH Home/PNA* Guidelines

#### Related Documents

<table>
<thead>
<tr>
<th>Title</th>
<th>Location</th>
</tr>
</thead>
<tbody>
<tr>
<td>82562EH HomePNA 1-Mb/s Physical Layer Interface Datasheet (Order number: 278313)</td>
<td>Intel's website for developers is at: <a href="http://developer.intel.com">http://developer.intel.com</a></td>
</tr>
<tr>
<td>82562EH HomePNA 1-Mb/s Physical Layer Interface Brief Datasheet (Order number: 278314)</td>
<td>Intel's website for developers is at: <a href="http://developer.intel.com">http://developer.intel.com</a></td>
</tr>
</tbody>
</table>

For correct LAN performance, designers must follow the general guidelines outlined in Section 10.11.2. Additional guidelines for implementing a 82562EH Home/PNA* LAN connect component are as follows.

#### 10.11.3.1. Power and Ground Connections

Obey the following rule for power and ground connections:

- For best performance, place decoupling capacitors on the back side of the PCB, directly under the 82562EH, with equal distance from both pins of the capacitor to power/ground.

The analog power supply pins for 82562EH (VCCA, VSSA) should be isolated from the digital VCC and VSS through the use of ferrite beads. In addition, adequate filtering and decoupling capacitors should be provided between VCC and VSS as well as the VCCA and VSSA power supplies.
10.11.3.2. Guidelines for 82562EH Component Placement

Component placement can affect the signal quality, emissions, and temperature of a board design. This section discusses guidelines for component placement.

Careful component placement can:

- Decrease potential problems directly related to electromagnetic interference (EMI), which could result in failure to meet FCC specifications.
- Simplify the task of routing traces. To some extent, component orientation will affect the complexity of trace routing. The overall objective is to minimize turns and crossovers between traces.

It is important to minimize the space needed for the HomePNA LAN interface, because all other interfaces will compete for physical space on a motherboard near the connector edge. As with most subsystems, the HomePNA LAN circuits must be as close as possible to the connector. Thus, it is imperative that all designs be optimized to fit in a very small space.

10.11.3.3. Crystals and Oscillators

To minimize the effects of EMI, clock sources should not be placed near I/O ports or board edges. Radiation from these devices may be coupled onto the I/O ports or out of the system chassis. Crystals should also be kept away from the HomePNA magnetics module to prevent communication interference. If they exist, the crystal’s retaining straps should be grounded to prevent the possibility of radiation from the crystal case, and the crystal should lie flat against the PC board to provide better coupling of the electromagnetic fields to the board.

For noise-free and stable operation, place the crystal and associated discrete components as close as possible to the 82562EH. Minimize the length and do not route any noisy signals in this area.

10.11.3.4. Phoneline HPNA Termination

The transmit/receive differential signal pair is terminated with a pair of 51.1-Ω (1%) resistors. This parallel termination should be placed close to the 82562EH. The center, common point between the 51.1-Ω resistors is connected to a voltage-divider network. The termination is shown in the following figure.
The filter and magnetics component T1 integrates the required filter network, high-voltage impulse protection, and transformer to support the HomePNA LAN interface.

One RJ-11 jack (labeled “LINE” in the previous figure) allows the node to be connected to the Phoneline, and the second jack (labeled “PHONE” in the previous figure) allows other down-line devices to be connected at the same time. This second connector is not required by the HomePNA. However, typical PCI adapters and PC motherboard implementations are likely to include it for user convenience.

A low-pass filter, setup in-line with the second RJ-11 jack, also is recommended by the HomePNA to minimize interference between the HomeRun connection and a POTs voice or modem connection on the second jack. This restricts of the type of devices connected to the second jack as the pass-band of this filter is set approximately at 1.1 MHz. Refer to the HomePNA website (www.homepna.org) for up-to-date information and recommendations regarding the use of this low-pass filter to meet HomePNA certifications.
10.11.3.5. Critical Dimensions

There are three dimensions to consider during layout. Distance ‘B’ from the line RJ11 connector to the magnetics module, distance ‘C’ from the phone RJ11 to the LPF (if implemented), and distance ‘A’ from 82562EH to the magnetics module (see the following figure).

**Figure 67. Critical Dimensions for Component Placement**

<table>
<thead>
<tr>
<th>Distance</th>
<th>Priority</th>
<th>Guideline</th>
</tr>
</thead>
<tbody>
<tr>
<td>B</td>
<td>1</td>
<td>&lt; 1&quot;</td>
</tr>
<tr>
<td>A</td>
<td>2</td>
<td>&lt; 1&quot;</td>
</tr>
<tr>
<td>C</td>
<td>3</td>
<td>&lt; 1&quot;</td>
</tr>
</tbody>
</table>

10.11.3.5.1. Distance from Magnetics Module to Line RJ11

This distance ‘B’ should be given highest priority and should be less then 1”. Regarding trace symmetry, route differential pairs with consistent separation and with exactly the same lengths and physical dimensions.

Asymmetrical and unequally long differential pairs contribute to common-mode noise. This can degrade the receive circuit performance and contribute to emissions radiated from the transmit side.
10.11.3.5.2. Distance from 82562EH to Magnetics Module

Due to the high speed of signals present, distance ‘A’ between the 82562EH and the magnetics should also be less than 1”, but should be second priority relative to distance from connects to the magnetics module.

Generally speaking, any section of trace intended for use with high-speed signals should be subject to proper termination practices. Proper signal termination can reduce reflections caused by impedance mismatches between the device and traces route. The reflections of a signal may have a high-frequency component that may contribute more EMI than the original signal itself.

10.11.3.5.3. Distance from LPF to Phone RJ11

This distance ‘C’ should be less then 1”. Regarding trace symmetry, route differential pairs with consistent separation and with exactly the same lengths and physical dimensions.

Asymmetrical and unequally long differential pairs contribute to common-mode noise. This can degrade the receive circuit performance and contribute to emissions radiated from the transmit side.

10.11.4. 82562ET / 82562EM Guidelines

Related Documents

- 82562ET Platform LAN Connect (PLC) Datasheet
- PCB Design for the 82562 ET/EM Platform LAN Connect

For correct LAN performance, designers must follow the general guidelines outlined in Section 10.11.2. Additional guidelines for implementing a 82562ET or 82562EM LAN connect component are as follows.

10.11.4.1. Guidelines for 82562ET / 82562EM Component Placement

Component placement can affect the signal quality, emissions, and temperature of a board design. This section provides guidelines for component placement.

Careful component placement can:

- Decrease potential problems directly related to electromagnetic interference (EMI), which could result in failure to meet FCC and IEEE test specifications.
- Simplify the task of routing traces. To some extent, component orientation will affect the complexity of trace routing. The overall objective is to minimize turns and crossovers between traces.

It is important to minimize the space needed for the Ethernet LAN interface, because all other interfaces will compete for physical space on a motherboard near the connector edge. As with most subsystems, the Ethernet LAN circuits must be as close as possible to the connector. Thus, it is imperative that all designs be optimized to fit in a very small space.
10.11.4.2. Crystals and Oscillators

To minimize the effects of EMI, clock sources should not be placed near I/O ports or board edges. Radiation from these devices may be coupled onto the I/O ports or out of the system chassis. Crystals should also be kept away from the Ethernet magnetics module to prevent interference with communication. If they exist, the retaining straps of the crystal should be grounded to prevent possible radiation from the crystal case. Also, the crystal should lie flat against the PC board to provide better coupling of the electromagnetic fields to the board.

For noise-free and stable operation, place the crystal and associated discrete components as close as possible to the 82562ET or 82562EM. Keep the trace length as short as possible and do not route any noisy signals in this area.

10.11.4.3. 82562ET / 82562EM Termination Resistors

The 100-Ω (1%) resistor used to terminate the differential transmit pairs (TDP/TDN) and the 100-Ω (1%) receive differential pairs (RDP/RDN) should be placed as close as possible to the LAN connect component (82562ET or 82562EM). This is due to the fact that these resistors terminate the entire impedance seen at the termination source (i.e., 82562ET), including the wire impedance reflected through the transformer.

Figure 68. 82562ET/82562EM Termination

Place termination resistors as close to 82562ET as possible.
10.11.4.4. Critical Dimensions

Figure 69. Critical Dimensions for Component Placement

There are two dimensions to consider during layout. Distance ‘B’ from the line RJ45 connector to the magnetics module and distance ‘A’ from the 82562ET or 82562EM to the magnetics module (see the following figure).

<table>
<thead>
<tr>
<th>Distance</th>
<th>Priority</th>
<th>Guideline</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>1</td>
<td>&lt; 1”</td>
</tr>
<tr>
<td>B</td>
<td>2</td>
<td>&lt; 1”</td>
</tr>
</tbody>
</table>

Distance from Magnetics Module to RJ45

The distance A in the previous figure should be given the highest priority in board layout. The separation between the magnetics module and the RJ45 connector should be kept less than 1”. The following trace characteristics are important and should be observed:

- Differential impedance: The differential impedance should be 100 Ω. The single-ended trace impedance will be approximately 50 Ω. However, the differential impedance can also be affected by the spacing between the traces.
- Trace Symmetry: Differential pairs (e.g., TDP and TDN) should be routed with consistent separation and with exactly the same lengths and physical dimensions (e.g., width).

Caution: Asymmetric and unequal length traces in the differential pairs contribute to common-mode noise. This can degrade the receive circuit’s performance and contribute to emissions radiated from the transmit circuit. If the 82562ET must be placed farther than a couple of inches from the RJ45 connector, distance B can be sacrificed. It should be a priority to keep the total distance between the 82562ET and RJ-45 as short as possible.

Note: The measured trace impedance for layout designs targeting 100 Ω often result in lower actual impedance. OEMs should verify actual trace impedance and adjust their layouts accordingly. If the actual impedance is consistently low, a target of 105–110 Ω should compensate for second-order effects.
Distance from 82562ET to Magnetics Module

Distance B should also be designed to be less than 1” between devices. The high-speed nature of the signals propagating through these traces requires that the distance between these components be closely observed. In general, any section of traces intended for use with high-speed signals should be subject to proper termination practices. Proper termination of signals can reduce reflections caused by impedance mismatches between device and traces. The reflections of a signal may have a high-frequency component that contributes more EMI than the original signal itself. For this reason, these traces should be designed to a 100-Ω differential value. These traces should also be symmetric and of equal length within each differential pair.

10.11.4.5. Reducing Circuit Inductance

The following guidelines show how to reduce circuit inductance in both backplanes and motherboards. Traces should be routed over a continuous ground plane with no interruptions. If there are vacant areas on a ground or power plane, the signal conductors should not cross the vacant area. This increases inductance and associated radiated noise levels. Noisy logic grounds should be separated from analog signal grounds to reduce coupling. Noisy logic grounds can sometimes affect sensitive DC subsystems, such as analog-to-digital conversion, operational amplifiers, etc. All ground vias should be connected to every ground plane. Similarly, every power via should be connected to all power planes at equal potential. This helps reduce circuit inductance. Another recommendation is to physically locate grounds so as to minimize the loop area between a signal path and its return path. Rise and fall times should be as slow as possible. Because signals with fast rise and fall times contain many high-frequency harmonics, that can radiate significantly. The most sensitive signal returns closest to the chassis ground should be connected together. This will result in a smaller loop area and reduce the likelihood of cross-talk. The effect of different configurations on the amount of cross-talk can be studied using electronics modeling software.

Terminating Unused Connections

In Ethernet designs, it is common practice to terminate to ground both unused connections on the RJ-45 connector and the magnetics module. Depending on the overall shielding and grounding design, this may be done to the chassis ground, signal ground or a termination plane. Care must be taken when using various grounding methods to ensure that emission requirements are met. The method most often implemented is called the “Bob Smith” termination. In this method, a floating termination plane is cut out of a power plane layer. This floating plane acts as a plate of a capacitor with an adjacent ground plane. The signals can be routed through 75-Ω resistors to the plane. Stray energy on unused pins is then carried to the plane.

Termination Plane Capacitance

The recommended minimum termination plane capacitance is 1500 pF. This helps reduce the amount of cross-talk on the differential pairs (TDP/TDN and RDP/RDN) from the unused pairs of the RJ45. Pads may be placed for an additional capacitance to chassis ground, which may be required if the termplane capacitance is not large enough to pass EFT (electrical fast transient) testing. If a discrete capacitor is used, it should be rated for at least 1000 Vac, to satisfy the EFT requirements.
10.11.5. 82562ET / 82562EH Dual Footprint Guidelines

These guidelines characterize the proper layout for a dual-footprint solution. This configuration enables the developer to install either the 82562EH or the 82562ET/82562EM components, while using only one motherboard design. The following guidelines are for the 82562ET/82562EH dual-footprint option. The guidelines called out in Section 10.11.2 apply to this configuration. The dual footprint for this particular solution uses a SSOP footprint for 82562ET and a TQFP footprint for 82562EH. The combined footprint for this configuration is shown in the following two figures.
The following are additional guidelines for this configuration:

- **L = 1.5” to 4.5”**
- **Stub < 0.5”**
- Either 82562EH or 82562ET/82562EM can be installed, but not both.
- 82562ET pins 28, 29, and 30 overlap with 82562EH pins 17, 18, and 19.
- Overlapping pins are tied to ground.
- No other signal pads should overlap or touch.
- Signal lines LAN_CLK, LAN_RSTSYNC, LAN_RXD[0], LAN_TXD[0], RDP, RDN, RXP/Ring, and RXN/Tip are shared by the 82562EH and 82562ET configurations.
- No stubs should be present when 82562ET is installed.
- Packages used for the dual footprint are TQFP for 82562EH and SSOP for 82562ET.
- A 22-Ω resistor can be placed at the driving side of the signal line to improve signal quality on the LAN connect interface.
- Resistor should be placed as close as possible to the component.
- Use components that can satisfy both the 82562ET and 82562EH configurations (i.e., magnetics module).
- Install components for either the 82562ET or the 82562EH configuration. Only one configuration can be installed at a time.
- Route shared signal lines such that stubs are not present or are kept to a minimum.
- Stubs may occur on shared signal lines (i.e RDP and RDN). These stubs are due to traces routed to an uninstalled component.
- Use 0-Ω resistors to connect and disconnect circuitry not shared by both configurations. Place resistor pads along the signal line to reduce stub lengths.
10.12. LPC/FWH

10.12.1. In-Circuit FWH Programming

All cycles destined for the FWH will appear on the PCI. The ICH2 hub interface-to-PCI Bridge puts all processor boot cycles out on the PCI (before sending them out on the FWH interface). If the ICH2 is set for subtractive decode, these boot cycles can be accepted by a positive decode agent out on PCI. This enables booting from a PCI card that positively decodes these memory cycles. To boot from a PCI card, it is necessary to keep the ICH2 in the subtractive decode mode. If a PCI boot card is inserted and the ICH2 is programmed for positive decode, two devices will positively decode the same cycle. In systems with the 82380AB (ISA bridge), it is also necessary to keep the NOGO signal asserted when booting from a PCI ROM. Note that it is not possible to boot from a ROM behind the 82380AB. Once you have booted from the PCI card, you potentially could program the FWH in circuit and program the ICH2 CMOS.

10.12.2. FWH Vpp Design Guidelines

The Vpp pin on the FWH is used for programming the flash cells. The FWH supports a Vpp of 3.3 V or 12 V. If Vpp is 12 V, the flash cells will program about 50% faster than at 3.3 V. However, the FWH only supports 12 Vpp for 80 hours. The 12 Vpp would be useful in a programmer environment that is typically an event that occurs very infrequently (much less than 80 hours). The VPP pin MUST be tied to 3.3 V on the motherboard.
11. **Clocking**

For an Intel® 815 chipset-based system, there are two clock specifications. One is for a two-DIMM solution, and the other is for a three-DIMM solution.

### 11.1. 2-DIMM Clocking

#### 11.1.1. Clock Generation

**Table 30. Intel® CK815 (2-DIMM) Clocks**

<table>
<thead>
<tr>
<th>Number</th>
<th>Clock</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>processor clocks</td>
<td>66/100/133 MHz</td>
</tr>
<tr>
<td>9</td>
<td>SDRAM clocks</td>
<td>100 MHz</td>
</tr>
<tr>
<td>7</td>
<td>PCI clocks</td>
<td>33 MHz</td>
</tr>
<tr>
<td>2</td>
<td>APIC clocks</td>
<td>16.67/33 MHz</td>
</tr>
<tr>
<td>2</td>
<td>48-MHz clocks</td>
<td>48 MHz</td>
</tr>
<tr>
<td>3</td>
<td>3-V, 66-MHz clocks</td>
<td>66 MHz</td>
</tr>
<tr>
<td>1</td>
<td>REF clock</td>
<td>14.31818 MHz</td>
</tr>
</tbody>
</table>

**Features (56-pin SSOP package)**

- 9 copies of 100-MHz SDRAM clocks (3.3 V) [SDRAM0…7, DClk]
- 7 copies of PCI clock (33 MHz) (3.3 V)
- 2 copies of APIC clock @ 33 MHz, synchronous to processor clock (2.5 V)
- 1 copy of 48-MHz USB clock (3.3 V) (non-SSC) (type 3 buffer)
- 1 copy of 48-MHz DOT clock (3.3 V) (non-SSC) (see DOT details)
- 3 copies of 3-V, 66-MHz clock (3.3 V)
- 1 copy of REF clock @ 14.31818 MHz (3.3 V)
- Ref. 14.31818-MHz xtal oscillator input
- Power-down pin
- Spread-spectrum support
- IIC support for turning off unused clocks
11.1.2. 2-DIMM Clock Architecture

Figure 73. Intel® 815 Chipset Clock Architecture
11.2. 3-DIMM Clocking

11.2.1. Clock Generation

Table 31. Intel® CK815 (3-DIMM) Clocks

<table>
<thead>
<tr>
<th>Number</th>
<th>Clock</th>
<th>Frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>processor clocks</td>
<td>66/100/133 MHz</td>
</tr>
<tr>
<td>13</td>
<td>SDRAM clocks</td>
<td>100 MHz</td>
</tr>
<tr>
<td>2</td>
<td>PCI clocks</td>
<td>33 MHz</td>
</tr>
<tr>
<td>1</td>
<td>APIC clocks</td>
<td>33 MHz</td>
</tr>
<tr>
<td>2</td>
<td>48-MHz clocks</td>
<td>48 MHz</td>
</tr>
<tr>
<td>3</td>
<td>3-V, 66-MHz clocks</td>
<td>66 MHz</td>
</tr>
<tr>
<td>1</td>
<td>REF clock</td>
<td>14.31818 MHz</td>
</tr>
</tbody>
</table>

Features (56-pin SSOP package)

- 13 copies of SDRAM clocks
- 2 copies of PCI clock
- 1 copy of APIC clock
- 1 copy of 48-MHz USB clock (3.3 V) (non-SSC) (type 3 buffer)
- 1 copy of 48-MHz DOT clock (3.3 V) (non-SSC) (see DOT details)
- 3 copies of 3-V, 66-MHz clock (3.3 V)
- 1 copy of ref. clock @ 14.31818 MHz (3.3 V)
- Ref. 14.31818-MHz xtal oscillator input
- Spread-spectrum support
- IIC support for turning off unused clocks
11.2.2. **3-DIMM Clock Architecture**

Figure 74. Intel® 815 Chipset Clock Architecture
11.3. Clock Routing Guidelines

This section presents the generic clock routing guidelines for both 2-DIMM and 3-DIMM boards. For 3-DIMM boards, additional analysis must be performed by the motherboard designer to ensure that the clocks generated by the external PCI clock buffer meet the PCI specifications for clock skew at the receiver, when compared with the PCI clock at the ICH2.

Figure 75. Clock Routing Topologies
Table 32. Simulated Clock Routing Solution Space

<table>
<thead>
<tr>
<th>Destination</th>
<th>Topology from Previous Figure</th>
<th>Section 0 Length</th>
<th>Section 1 Length</th>
<th>Section 2 Length</th>
<th>Section 3 Length</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDRAM MCLK</td>
<td>Layout 1</td>
<td>N/A</td>
<td>&lt; 0.5”</td>
<td>A’</td>
<td>N/A</td>
</tr>
<tr>
<td>GMCH SCLK</td>
<td>Layout 2</td>
<td>N/A</td>
<td>&lt; 0.5”</td>
<td>A + 3.5”</td>
<td>0.5”</td>
</tr>
<tr>
<td>Processor BCLK</td>
<td>Layout 3</td>
<td>&lt; 0.1”</td>
<td>&lt; 0.5”</td>
<td>A + 5.2”</td>
<td>A + 8”</td>
</tr>
<tr>
<td>GMCH HCLK</td>
<td></td>
<td>&lt;0.5”</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>GMCH HUBCLK</td>
<td>Layout 4</td>
<td>N/A</td>
<td>&lt;0.5”</td>
<td>A + 8”</td>
<td>N/A</td>
</tr>
<tr>
<td>ICH2 HUBCLK</td>
<td>Layout 4</td>
<td>N/A</td>
<td>&lt;0.5”</td>
<td>A + 8”</td>
<td>N/A</td>
</tr>
<tr>
<td>ICH2 PCICLK</td>
<td>Layout 4</td>
<td>N/A</td>
<td>&lt;0.5”</td>
<td>A + 8”</td>
<td>N/A</td>
</tr>
<tr>
<td>AGP CLK</td>
<td>Layout 4</td>
<td>N/A</td>
<td>&lt;0.5”</td>
<td>A + 3” to A + 4”</td>
<td>N/A</td>
</tr>
<tr>
<td>PCI down²</td>
<td>Layout 4</td>
<td>N/A</td>
<td>&lt;0.5”</td>
<td>A + 8.5” to A + 14”</td>
<td>N/A</td>
</tr>
<tr>
<td>PCI slot²</td>
<td>Layout 1</td>
<td>N/A</td>
<td>&lt;0.5”</td>
<td>A + 5” to A + 11”</td>
<td></td>
</tr>
</tbody>
</table>

NOTES:
1. Length “A” has been simulated up to 6”.
2. All PCI clocks must be within 6” of the ICH2 PCICLK route length. Routing on PCI add-in cards must be included in this length. In the presented solution space, ICH2 PCICLK was considered to be the shortest in the 6” trace routing range, and other clocks were adjusted from there. The system designer may choose to alter the relationship of PCI device and slot clocks, as long as all PCI clock lengths are within 6”. Note that the ICH2 PCICLK length is fixed to meet the skew requirements of ICH2 PCICLK to ICH2 HUBCLK.

General Clock Layout Guidelines

- All clocks should be routed 5 mils wide with 15-mil spacing to any other signals.
- It is recommended to place capacitor sites within 0.5” of the receiver of all clocks. They are useful in system debug and AC tuning.
- Series resistor for clock guidelines: 22 Ω for GMCH SCLK and SDRAM clocks. All other clocks use 33 Ω.
Clock Decoupling

Several general layout guidelines should be followed when laying out the power planes for the CK815 clock generator, as follows:

- Isolate power planes to the each of the clock groups.
- Place local decoupling as close as possible to power pins, and connect with short, wide traces and copper.
- Connect pins to appropriate power plane with power vias (larger than signal vias).
- Bulk decoupling should be connected to a plane with 2 or more power vias.
- Minimize clock signal routing over plane splits.
- Do not route any signals underneath the clock generator on the component side of the board.
- An example signal via is a 14-mil finished hole with a 24-mil to 26-mil path. An example power via is an 18-mil finished hole with a 33-mil to 38-mil path. For large decoupling or power planes with large current transients, a larger power via is recommended.

11.4. Clock Driver Frequency Strapping

A CK-815-compliant clock driver device uses two of its pins to determine whether processor clock outputs should run at 133 MHz, 100 MHz or 66 MHz. The pin names are SEL0 and REF0. In addition, a third strapping pin is defined (SEL1), which must be pulled High for normal clock driver operation. Refer to the appropriate CK-815 clock driver specification for detailed strap timings and the logic encoding of straps.

SEL0 and REF0 are driven by either the processor, which depends on the processor populated in the 370-pin socket, or pull-up resistors on the motherboard. While SEL0 is a pure input to a CK-815-compliant clock driver, REF0 is also the 14-MHz output that drives the ICH2 and other devices on the platform. In addition to sampling straps at reset, CK-815-compliant clock drivers are configured by the BIOS via a two-wire interface to drive SDRAM clock outputs at either 100 MHz (default) or 133 MHz (if all system requirements are met).

If ACPI power management is supported on an Intel® 815 chipset platform, the motherboard designer should power the clock chip and input straps from the 3.3-Vsus (e.g., active in S0, S1, S3, S4, S5) power supply. This enables the clock driver to seamlessly maintain its configuration register settings while switching between ACPI sleep and wake states. The following figure shows the block diagram of the recommended clock frequency strapping network, with implementation considerations.
For the platform to properly come out of reset, the clock driver straps powered from the standby supply must be isolated from any logic that powers off in ACPI sleep states.
12. Power Delivery

The following figure shows the power delivery architecture for an example Intel® 815E chipset platform. This power delivery architecture supports the “Instantly Available PC Design Guidelines” via the suspend-to-RAM (STR) state.

During STR, only the necessary devices are powered. These devices include: main memory, the ICH2 resume well, PCI wake devices (via 3.3 Vaux), AC’97, and optionally USB. (USB can be powered only if sufficient standby power is available.) To ensure that enough power is available during STR, a thorough power budget should be completed. The power requirements should include each device’s power requirements, both in suspend and in full-power. The power requirements should be compared with the power budget supplied by the power supply. Due to the requirements of main memory and the PCI 3.3 Vaux (and possibly other devices in the system), it is necessary to create a dual power rail.

The solutions in this Design Guide are only examples. Many power distribution methods achieve the similar results. When deviating from these examples, it is critical to consider the effect of a change.
Figure 77. Power Delivery Map

12.1. Thermal Design Power

Thermal Design power (TDP) is defined as the estimated maximum possible expected power generated in a component by a realistic application. It is based on extrapolations in both hardware and software technology over the life of the product. It does not represent the expected power generated by a power virus.

The TDP of the 82815 GMCH component is 5.1 W.
12.1.1. Power Sequencing

This section shows the timings between various signals during different power state transitions.

**Figure 78. G3-S0 Transition**

- Vcc3.3sus
- RSMRST#
- SLP_S3#
- SLP_S5#
- SUS_STAT#
- Vcc3.3core
- CPUSLP#
- PWROK
- Clocks
- PCIRST#
- Cycle 1 from GMCH
- Cycle 1 from ICH2
- Cycle 2 from GMCH
- Cycle 2 from ICH2
- STPCLK#
- Freq straps
- CPURST#
Figure 79. S0-S3-S0 Transition

- Vcc3.3sus
- RSMRST#
- STPCLK#
- Stop grant cycle
- CPUSLP#
- Go_C3 from ICH
- Ack_C3 from GMCH
- DRAM active
- DRAM in STR (CKE low)
- DRAM active
- SUS_STAT#
- PCIRST#
- Cycle 1 from GMCH
- Cycle 1 from ICH2
- Cycle 2 from GMCH
- Cycle 2 from ICH2
- CPURST#
- SLP_S3#
- SLP_S5#
- PWROK
- Vcc3.3core
- Clocks valid
- Clocks invalid
- Clocks valid
- Freq straps
- Wake event

pwr_S0-S3-S0_trans
Figure 80. S0-S5-S0 Transition

Vcc3.3sus
RSMRST#
STPCLK#
Stop grant cycle
CPUSLP#
Go_C3 from ICH
Ack_C3 from GMCH
DRAM
DRAM active
DRAM in STR (CKE low)
DRAM active
SUS_STAT#
PCIRST#
Cycle 1 from GMCH
Cycle 1 from ICH2
Cycle 2 from GMCH
Cycle 2 from ICH2
CPURST#
SLP_S3#
SLP_S5#
PWROK
Vcc3.3core
Clocks
Clocks valid
Clocks invalid
Clocks valid
Freq straps
Wake event

pwr_S0-S5-S0_trans
Table 33. Power Sequencing Timing Definitions

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Min.</th>
<th>Max.</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>t1</td>
<td>VccSUS good to RSMRST# inactive</td>
<td>1</td>
<td>25</td>
<td>ms</td>
</tr>
<tr>
<td>t2</td>
<td>VccSUS good to SLP_S3#, SLP_S5#, and PCIRST# active</td>
<td>50</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t3</td>
<td>RSMRST# inactive to SLP_S3# inactive</td>
<td>1</td>
<td>4</td>
<td>RTC clocks</td>
</tr>
<tr>
<td>t4</td>
<td>RSMRST# inactive to SLP_S5# inactive</td>
<td>1</td>
<td>4</td>
<td>RTC clocks</td>
</tr>
<tr>
<td>t5</td>
<td>RSMRST# inactive to SUS_STAT# inactive</td>
<td>1</td>
<td>4</td>
<td>RTC clocks</td>
</tr>
<tr>
<td>t6</td>
<td>SLP_S3#, SLP_S5#, SUS_STAT# inactive to Vcc3.3core good</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t7</td>
<td>Vcc3.3core good to CPUSLP# inactive</td>
<td>50</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t8</td>
<td>Vcc3.3core good to PWROK active</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t9</td>
<td>Vcc3.3core good to clocks valid</td>
<td>*</td>
<td></td>
<td></td>
</tr>
<tr>
<td>t10</td>
<td>Clocks valid to PCIRST# inactive</td>
<td>500</td>
<td></td>
<td>µs</td>
</tr>
<tr>
<td>t11</td>
<td>PWROK active to PCIRST# inactive</td>
<td>.9</td>
<td>1.1</td>
<td>ms</td>
</tr>
<tr>
<td>t12</td>
<td>PCIRST# inactive to cycle 1 from GMCH</td>
<td>1</td>
<td></td>
<td>ms</td>
</tr>
<tr>
<td>t13</td>
<td>Cycle 1 from ICH2 to cycle 2 from GMCH</td>
<td>60</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t14</td>
<td>PCIRST# inactive to STPCLK de-assertion</td>
<td>1</td>
<td>4</td>
<td>PCI clocks</td>
</tr>
<tr>
<td>t15</td>
<td>PCIRST# to frequency straps valid</td>
<td>-4</td>
<td>4</td>
<td>PCI clocks</td>
</tr>
<tr>
<td>t16</td>
<td>Cycle 2 from ICH2 to frequency straps invalid</td>
<td>180</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t17</td>
<td>Cycle 2 from ICH2 to CPURST# inactive</td>
<td>110</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t18</td>
<td>Stop Grant Cycle to CPUSLP# active</td>
<td>8</td>
<td></td>
<td>PCI clocks</td>
</tr>
<tr>
<td>t19</td>
<td>CPUSLP# active to SUS_STAT# active</td>
<td>1</td>
<td></td>
<td>RTC clock</td>
</tr>
<tr>
<td>t20</td>
<td>SUS_STAT# active to PCIRST# active</td>
<td>2</td>
<td>3</td>
<td>RTC clocks</td>
</tr>
<tr>
<td>t21</td>
<td>PCIRST# active to SLP_S3# active</td>
<td>1</td>
<td>2</td>
<td>RTC clocks</td>
</tr>
<tr>
<td>t22</td>
<td>PWROK inactive to Vcc3.3core not good</td>
<td>20</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>t23</td>
<td>Wake event to SLP_S3# inactive</td>
<td>2</td>
<td>3</td>
<td>RTC clocks</td>
</tr>
<tr>
<td>t24</td>
<td>PCIRST# inactive to STPCLK# inactive</td>
<td>1</td>
<td>4</td>
<td>PCI clocks</td>
</tr>
<tr>
<td>t25</td>
<td>SLP_S3# active to SLP_S5# active</td>
<td>1</td>
<td>2</td>
<td>RTC clocks</td>
</tr>
<tr>
<td>t26</td>
<td>SLP_S5# inactive to SLP_S3# inactive</td>
<td>2</td>
<td>3</td>
<td>RTC clocks</td>
</tr>
</tbody>
</table>
12.2. Pull-up and Pull-down Resistor Values

The pull-up and pull-down values are system dependent. The appropriate value for a system can be determined from an AC/DC analysis of the pull-up voltage used, the current drive capability of the output driver, the input leakage currents of all devices on the signal net, the pull-up voltage tolerance, the pull-up/pull-down resistor tolerance, the input high-voltage/low-voltage specifications, the input timing specifications (RC rise time), etc. Analysis should be performed to determine the minimum/maximum values usable on an individual signal. Engineering judgment should be used to determine the optimal value. This determination can include cost concerns, commonality considerations, manufacturing issues, specifications, and other considerations.

A simplistic DC calculation for a pull-up value is:

\[ R_{\text{MAX}} = \frac{(V_{\text{ccpu MIN}} - V_{\text{IH MIN}})}{I_{\text{LEAKAGE MAX}}} \]

\[ R_{\text{MIN}} = \frac{(V_{\text{ccpu MAX}} - V_{\text{IL MAX}})}{I_{\text{OL MAX}}} \]

Since \( I_{\text{LEAKAGE MAX}} \) is normally very small, \( R_{\text{MAX}} \) may not be meaningful. \( R_{\text{MAX}} \) also is determined by the maximum allowable rise time. The following calculation allows for \( t \), the maximum allowable rise time, and \( C \), the total load capacitance in the circuit, including the input capacitance of the devices to be driven, the output capacitance of the driver, and the line capacitance. This calculation yields the largest pull-up resistor allowable to meet the rise time \( t \).

\[ R_{\text{MAX}} = -\frac{t}{C \ln(1-(V_{\text{IH MIN}} / V_{\text{ccpu MIN}}))} \]

Figure 81. Pull-up Resistor Example
12.3. **ATX Power Supply PWRGOOD Requirements**

The PWROK signal must be glitch free for proper power management operation. The ICH2 sets the PWROK_FLR bit (ICH2 GEN_PMCON_2, General PM Configuration 2 Register, PM-dev31: function 0, bit 0, at offset A2h). If this bit is set upon resume from S3 power-down, the system will reboot and control of the system will not be given to the program running when entering the S3 state. System designers should insure that PWROK signal designs are glitch free.

12.4. **Power Management Signals**

- A power button is required by the ACPI specification.
- PWRBTN# is connected to the front panel on/off power button. The ICH2 integrates 16-ms debouncing logic on this pin.
- AC power loss circuitry has been integrated into the ICH2 to detect power failure.
- It is recommended that the PS_POK signal from the power supply connector be routed through a Schmitt trigger to square-off and maintain its signal integrity. It should not be connected directly to logic on the board.
- PS_POK logic from the power supply connector can be powered from the core voltage supply.
- RSMRST# logic should be powered by a standby supply, while making sure that the input to the ICH2 is at the 3-V level. The RSMST# signal requires a minimum time delay of 1 ms from the rising edge of the standby power supply voltage. A Schmitt trigger circuit is recommended to drive the RSMRST# signal. To provide the required rise time, the 1-ms delay should be placed before the Schmitt trigger circuit. The reference design implements a 20-ms delay at the input of the Schmitt trigger to ensure that the Schmitt trigger inverters have sufficiently powered up before switching the input. Also ensure that voltage on RSMRST# does not exceed VCC(RTC).
- It is recommended that 3.3-V logic be used to drive RSMRST# to alleviate rise time problems when using a resistor divider from VCC5.
- The PWROK signal to the chipset is a 3-V signal.
- The core well power valid to PWROK asserted at the chipset is a minimum of 1 ms.
- PWROK to the chipset must be deasserted after RSMRST#.
- PWRGOOD signal to processor is driven with an open-collector buffer pulled up to 2.5 V, using a 330-Ω resistor.
- RI# can be connected to the serial port if this feature is used. To implement ring indicate as a wake event, the RS232 transceiver driving the RI# signal must be powered when the ICH2 suspend well is powered. This can be achieved with a serial port transceiver powered from the standby well that implements a shutdown feature.
- SLP_S3# from the ICH2 must be inverted and then connected to PSON of the power supply connector to control the state of the core well during sleep states.
- For an ATX power supply, when PSON is Low, the core wells are turned on. When PSON is high, the core wells from the power supply are turned off.
12.4.1. Power Button Implementation

The following items should be considered when implementing a power management model for a desktop system. The power states are as follows:

- **S1** – Stop Grant – (processor context not lost)
- **S3** - STR (Suspend to RAM)
- **S4** - STD (Suspend to Disk)
- **S5** - Soft-off

- **Wake**: Pressing the power button wakes the computer from S1-S5.
- **Sleep**: Pressing the power button signals software/firmware in the following manner:
  - If SCI is enabled, the power button will generate an SCI to the OS.
    - The OS will implement the power button policy to allow orderly shutdowns.
    - Do not override this with additional hardware.
  - If SCI is not enabled:
    - Enable the power button to generate an SMI and go directly to soft-off or a supported sleep state.
    - Poll the power button status bit during POST while SMIs are not loaded and go directly to soft-off if it gets set.
    - Always install an SMI handler for the power button that operates until ACPI is enabled.
- **Emergency Override**: Pressing the power button for 4 seconds goes directly to S5.
  - This is only to be used in EMERGENCIES when system is not responding.
  - This will cause the user data to be lost in most cases.
- **Do not promote pressing the power button for 4 seconds as the normal mechanism to power the machine off. This violates ACPI.**
- **To be compliant with the latest PC9x specification, machines must appear to the user to be off when in the S1-S4 sleeping states. This includes:**
  - All lights, except a power state light, must be off.
  - The system must be inaudible: silent or stopped fan, drives off.
- **Note**: Contact Microsoft for the latest information concerning PC9x and Microsoft Logo programs.

12.4.2. 1.8V/3.3V Power Sequencing

The ICH2 has two pairs of associated 1.8V and 3.3V supplies. These are \{Vcc1_8, Vcc3_3\} and \{VccSus1_8, VccSus3_3\}. These pairs are assumed to power up and power down together. **The difference between the two associated supplies must never be greater than 2.0V.** The 1.8V supply may come up before the 3.3V supply without violating this rule (though this is generally not practical in a desktop environment, since the 1.8V supply is typically derived from the 3.3V supply by means of a linear regulator).

One serious consequence of violation of this "2V Rule" is electrical overstress of oxide layers, resulting in component damage.
The majority of the ICH2 I/O buffers are driven by the 3.3V supplies, but are controlled by logic that is powered by the 1.8V supplies. Thus, another consequence of faulty power sequencing arises if the 3.3V supply comes up first. In this case the I/O buffers will be in an undefined state until the 1.8V logic is powered up. Some signals that are defined as "Input-only" actually have output buffers that are normally disabled, and the ICH2 may unexpectedly drive these signals if the 3.3V supply is active while the 1.8V supply is not.

The figure below shows an example power-on sequencing circuit that ensures the “2V Rule” is obeyed. This circuit uses a NPN (Q2) and PNP (Q1) transistor to ensure the 1.8V supply tracks the 3.3V supply. The NPN transistor controls the current through PNP from the 3.3V supply into the 1.8V power plane by varying the voltage at the base of the PNP transistor. By connecting the emitter of the NPN transistor to the 1.8V plane, current will not flow from the 3.3V supply into 1.8V plane when the 1.8V plane reaches 1.8V.

**Figure 82. Example 1.8V/3.3V Power Sequencing Circuit**

When analyzing systems that may be "marginally compliant" to the 2V Rule, please pay close attention to the behavior of the ICH2's RSMRST# and PWROK signals, since these signals control internal isolation logic between the various power planes:

- **RSMRST#** controls isolation between the RTC well and the Resume wells.
- **PWROK** controls isolation between the Resume wells and Main wells

If one of these signals goes high while one of its associated power planes is active and the other is not, a leakage path will exist between the active and inactive power wells. This could result in high, possibly damaging, internal currents.
12.5. Power Plane Splits

Figure 83. Power Plane Split Example

12.6. Thermal Design Power

The thermal design power is the estimated maximum possible expected power generated in a component by a realistic application. It is based on extrapolations in both hardware and software technology over the life of the product. It does not represent the expected power generated by a power virus.

The thermal design power for the ICH2 is 1.5 W ±15%.
12.7. **Glue Chip 3 (Intel® ICH2 Glue Chip)**

To reduce the component count and BOM cost of the ICH2 platform, Intel has developed an ASIC component that integrates miscellaneous platform logic into a single chip. The Glue Chip 3 is designed to integrate some or all of the following functions into a single device. By integrating much of the required glue logic into a single device, overall board cost can be reduced.

**Features**

- PWROK signal generation
- Control circuitry for Suspend To RAM
- Power Supply power up circuitry
- RSMRST# generation
- Backfeed cutoff circuit for suspend to RAM
- 5V reference generation
- Flash FLUSH# / INIT# circuit
- HD single color LED driver
- IDE reset signal generation/PCIRST# buffers
- Voltage translation for Audio MIDI signal
- Audio-disable circuit
- Voltage translation for DDC to monitor
- Tri-state buffers for test

More information regarding this component is available from the following vendors.

<table>
<thead>
<tr>
<th>Vendor</th>
<th>Contact</th>
<th>Contact Information</th>
</tr>
</thead>
<tbody>
<tr>
<td>Fujitsu Microelectronics</td>
<td>Customer Response Center</td>
<td>3545 North 1st Street, M/S 104</td>
</tr>
<tr>
<td></td>
<td></td>
<td>San Jose, CA 95134-1804</td>
</tr>
<tr>
<td></td>
<td></td>
<td>phone: 1-800-866-8600</td>
</tr>
<tr>
<td></td>
<td></td>
<td>fax: 1-408-922-9179</td>
</tr>
<tr>
<td></td>
<td></td>
<td>email: <a href="mailto:fmicrc@fmi.fujitsu.com">fmicrc@fmi.fujitsu.com</a></td>
</tr>
<tr>
<td>Mitel Semiconductor</td>
<td>Greg Kizik Regional Business Manager</td>
<td>1735 Technology Drive</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Suite 240</td>
</tr>
<tr>
<td></td>
<td></td>
<td>San Jose, CA 95110</td>
</tr>
<tr>
<td></td>
<td></td>
<td>phone: 408-451-4723</td>
</tr>
<tr>
<td></td>
<td></td>
<td>fax: 408-451-4710</td>
</tr>
<tr>
<td></td>
<td></td>
<td>email: <a href="mailto:greg_kizik@mitel.com">greg_kizik@mitel.com</a></td>
</tr>
<tr>
<td></td>
<td></td>
<td><a href="http://www.mitelsemi.com">http://www.mitelsemi.com</a></td>
</tr>
</tbody>
</table>
13. **System Design Checklist**

13.1. **Design Review Checklist**

**Introduction**

This checklist highlights design considerations that should be reviewed prior to manufacturing a motherboard that implements an Intel® 815E chipset. This is not a complete list and does guarantee that a design will function properly. For items other than those in the following text, refer to the latest revision of the Design Guide for more-detailed instructions regarding motherboard design.

**Design Checklist Summary**

The following set of tables provides design considerations for the various portions of a design. Each table describes one of those portions and is titled accordingly. Contact your Intel Field Representative in the event of questions or issues regarding the interpretation of the information in these tables.

13.2. **Processor Checklist**

13.2.1. **GTL Checklist**

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>A[35:3]#</td>
<td>Connect A[31:3]# to GMCH. Leave A[35:32]# as No Connect (not supported by chipset).</td>
</tr>
<tr>
<td>ADS#, BNR#, BPRI#,</td>
<td>Terminate to Vtt1.5 through 56 Ω resistor. Connect to GMCH.</td>
</tr>
<tr>
<td>DBSY#, DEFER#, DRDY#,</td>
<td></td>
</tr>
<tr>
<td>HA[31:3]#, HD[63:0]#,</td>
<td></td>
</tr>
<tr>
<td>HIT#, HITM#, LOCK#,</td>
<td></td>
</tr>
<tr>
<td>REQ[4:0]#, RS[2:0]#,</td>
<td></td>
</tr>
<tr>
<td>TRDY#</td>
<td></td>
</tr>
<tr>
<td>BREQ[0]# (BR0#)</td>
<td>56 Ω pull-down resistor to ground</td>
</tr>
<tr>
<td>RESET#, RESET2#</td>
<td>Terminate to Vtt1.5 through 86 Ω resistor, decoupled through 22 Ω resistor in series with 10 pF capacitor to ground. Connect to GMCH. Also terminated to Vtt1.5 through 86 Ω resistor.</td>
</tr>
</tbody>
</table>

13.2.2. **CMOS Checklist**

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>IERR#</td>
<td>150 Ω pull-up resistor to VCC\text{CMOS} if tied to custom logic, or leave as No Connect (not used by chipset)</td>
</tr>
</tbody>
</table>
### Checklist Items Recommendations

<table>
<thead>
<tr>
<th>Item</th>
<th>Recommendation</th>
</tr>
</thead>
<tbody>
<tr>
<td>PREQ#</td>
<td>200–330 Ω pull-up resistor to VCC&lt;sub&gt;CMOS&lt;/sub&gt; / Connect to ITP or else leave as No Connect.</td>
</tr>
<tr>
<td>THERMTRIP#</td>
<td>150 Ω pull-up resistor to VCC&lt;sub&gt;CMOS&lt;/sub&gt;, and connect to power off logic or leave as No Connect</td>
</tr>
<tr>
<td>A20M#, CPUSLP#, IGNNE#, INIT#, INTR, NMI, SLP#, SMI#, STPCLK#</td>
<td>Connect to ICH2. External pull-ups are not needed.</td>
</tr>
<tr>
<td>FERR#</td>
<td>Requires external weak pull-up to VCC&lt;sub&gt;CMOS&lt;/sub&gt;.</td>
</tr>
<tr>
<td>PWRGOOD</td>
<td>330 Ω pull-up to VCC2_5 / Connect to POWERGOOD logic.</td>
</tr>
<tr>
<td>VTT</td>
<td>Route VTT to all components on the host bus.</td>
</tr>
</tbody>
</table>

### TAP Checklist for 370-Pin Socket Processors

<table>
<thead>
<tr>
<th>Item</th>
<th>Recommendation</th>
</tr>
</thead>
<tbody>
<tr>
<td>TCK, TMS</td>
<td>1 KΩ pull-up resistor to VCC&lt;sub&gt;CMOS&lt;/sub&gt; / 47-Ω series resistor to ITP</td>
</tr>
<tr>
<td>TDI</td>
<td>200–330 Ω pull-up resistor to VCC&lt;sub&gt;CMOS&lt;/sub&gt; / Connect to ITP.</td>
</tr>
<tr>
<td>TDO</td>
<td>150 Ω pull-up resistor to VCC&lt;sub&gt;CMOS&lt;/sub&gt; / Connect to ITP.</td>
</tr>
<tr>
<td>TRST#</td>
<td>680 Ω pull-down resistor to ground / Connect to ITP.</td>
</tr>
<tr>
<td>PRDY#</td>
<td>150 Ω pull-up resistor to Vtt / 240 Ω series resistor to ITP.</td>
</tr>
</tbody>
</table>
### 13.2.4. Miscellaneous Checklist for 370-Pin Socket Processors

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>BCLK</td>
<td>Connect to clock generator. / 22–33-Ω series resistor (though OEM needs to simulate based on driver characteristics). To reduce pin-to-pin skew, tie host clock outputs together at the clock driver then route to the GMCH and processor.</td>
</tr>
<tr>
<td>BSEL0</td>
<td>Case 1 (66/100/133-MHz support): 1-kΩ pull-up resistor to 2.5 V. Connect to CK815 SEL0 input. Connect to GMCH LMD29 pin via 10-kΩ series resistor. Case 2 (100/133-MHz support): 1-kΩ pull-up resistor to 2.5 V. Connect to PWRGOOD logic such that a logic Low on BSEL0 negates PWRGOOD.</td>
</tr>
<tr>
<td>BSEL1</td>
<td>1-kΩ pull-up resistor to 2.5 V. Connect to CK815 REF pin via 10-kΩ series resistor. Connect to GMCH LMD13 pin via 10-kΩ series resistor.</td>
</tr>
<tr>
<td>CLKREF</td>
<td>Connect to divider on VCC_2.5 or VCC_3.3 to create 1.25-V reference with a 4.7-µF decoupling capacitor. Resistor divider must be created from 1% tolerance resistors. Do not use VTT as source voltage for this reference!</td>
</tr>
<tr>
<td>CPUPRES#</td>
<td>Tie to ground. Leave as No Connect or connect to PWRGOOD logic to gate system from powering on if no processor is present. If used, 1-kΩ to 10-kΩ pull-up resistor to any voltage.</td>
</tr>
<tr>
<td>EDGCTRL/VRSEL</td>
<td>For Intel® Pentium® III processors, pulled high to VCCCORE with a 51 Ω resistor.</td>
</tr>
<tr>
<td>PICCLK</td>
<td>Connect to clock generator. 22–33-Ω series resistor (though OEM needs to simulate based on driver characteristics)</td>
</tr>
<tr>
<td>PLL1, PLL2</td>
<td>Low-pass filter on VCCCORE provided on motherboard. Typically a 4.7-µH inductor in series with VCCCORE is connected to PLL1, and then through a series 33-µF capacitor to PLL2.</td>
</tr>
<tr>
<td>RTTCTRL(^5) (S35), SLEWCTRL (E27)</td>
<td>110-Ω ± 1% pull-down resistor to ground</td>
</tr>
<tr>
<td>THERMDN, THERMDP</td>
<td>No Connect if not used. Otherwise, connect to thermal sensor using vendor guidelines.</td>
</tr>
<tr>
<td>VCC_1.5</td>
<td>Connected to same voltage source as VTT. Must have some high- and low-frequency decoupling.</td>
</tr>
<tr>
<td>VCC_2.5</td>
<td>No connect for Intel® Pentium® III processors</td>
</tr>
<tr>
<td>VCC_CMOS</td>
<td>Used as pull-up voltage source for CMOS signals between processor and chipset and for TAP signals between processor and ITP. Must have some decoupling (HF/LF) present.</td>
</tr>
<tr>
<td>VCCCORE</td>
<td>10 ea. (min.) 4.7-µF in 1206 package all placed within the PGA370 socket cavity. 8 ea. (min.) 1 µF in 0612 package placed in the PGA370 socket cavity.</td>
</tr>
<tr>
<td>VCORE_DET (E21)</td>
<td>220-Ω pull-up resistor to 3.3 V. Connect to GMCH LMD27 pin via 10-kΩ series resistor.</td>
</tr>
<tr>
<td>VID([3:0])</td>
<td>Connect to on-board VR or VRM. For on-board VR, 10-kΩ pull-up resistor to power solution-compatible voltage is required (usually pulled up to input voltage of the VR). Some of these solutions have internal pull-ups. Optional override (jumpers, ASIC, etc.) could be used. May also connect to system monitoring device.</td>
</tr>
<tr>
<td>VID[4]</td>
<td>Connect regulator controller pin to ground (not on processor).</td>
</tr>
</tbody>
</table>
Checklist Items | Recommendations
---|---
VREF [7:0] | Connect to VREF voltage divider made up of 75-Ω and 150-Ω 1% resistors connected to Vtt.
Decoupling Guidelines:
4 ea. (min.) 0.1 μF in 0603 package placed within 500 mils of VREF pins
Vtt | Connect AH20, AK16, AL13, AL21, AN11, AN15, and G35 to 1.5-V regulator. Provide high- and low-frequency decoupling.
Decoupling Guidelines:
19 ea (min.) 0.1 μF in 0603 package placed within 200 mils of AGTL+ termination resistor packs (r-paks). Use one capacitor for every two (r-paks).
4 ea (min.) 0.47 μF in 0612 package
NO CONNECTS | The following pins must be left as no-connects: AK30, AM2, F10, L33, N33, N35, N37, Q33, Q35, Q37, R2, W35, X2, Y1
AA33, AA35, AN21, E23, S33, S37, U35, U37 | A platform using an Intel® 815E chipset is not compatible with an Intel® Celeron™ processor (PPGA). These pins must be connected directly to Vtt.
G37 | No Connect

13.3. GMCH Checklist

13.3.1. AGP Interface 1X Mode Checklist

| Checklist Items | Recommendations |
---|---|
RBF#, WBF#, PIPE#, GREQ#, GGNT#, GPAR, GFRAME#, GIRDY#, GTRDY#, GSTOP#, GDEVSEL#, GPERR#, GSERR#, ADSTB0, ADSTB1, SBSTB | Pull up to VDDQ through 8.2 kΩ
ADSTB0#, ADSTB1#, SBSTB# | Pull down to ground through 8.2 kΩ
PME# | Connect to PCI connector 0 device Ah. / Connect to PCI connector 1 device Bh. / Connect to 82559 LAN (if implemented).
TYPEDET# | Connect to AGP voltage regulator circuitry / AGP reference circuitry.
PIRO#A, PIRQ#B | Pull up to 5 V through 2.7 kΩ. / Follow ref. schematics (other device connections).
### 13.3.2. Hub Interface Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>HUBREF</td>
<td>Connect to HUBREF generation circuitry.</td>
</tr>
<tr>
<td>HL_COMP</td>
<td>Pull up to VCC1.8 through 40 Ω (both GMCH and ICH2 side).</td>
</tr>
</tbody>
</table>

### 13.3.3. Digital Video Output Port Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>VREF – Connector side only</td>
<td>Connect to voltage divider circuit near Digital Video Out connector (see ref. Schematics).</td>
</tr>
</tbody>
</table>

### 13.4. ICH2 Checklist

#### 13.4.1. PCI Interface

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>All</td>
<td>All inputs to the ICH2 must not be left floating. Many GPIO signals are fixed inputs that must be pulled up to different sources. See GPIO section for recommendations.</td>
</tr>
<tr>
<td>PERR#, SERR#, PLOCK#, STOP#, DEVSEL#, TRDY#, IRDY#, FRAME#, REQ#[0:4], GPIO[0:1], THRM#</td>
<td>These signals require a pull-up resistor. Recommend an 8.2 KΩ pull-up resistor to VCC3.3 or a 2.7 KΩ ohm pull-up resistor to VCC5. See PCI 2.2 Component Specification for pull-up recommendations for VCC3.3 and VCC5.</td>
</tr>
<tr>
<td>PCIRST#</td>
<td>The PCIRST# signal should be buffered to form the IDERST# signal. 33 Ω series resistor to IDE connectors.</td>
</tr>
<tr>
<td>PCIGNT#</td>
<td>No external pull-up resistors are required on PCI GNT signals. However, if external pull-up resistors are implemented they must be pulled up to VCC3.3.</td>
</tr>
<tr>
<td>PME#</td>
<td>No extra pull-up resistors These signals have integrated pull-up resistors of 9 KΩ ±3 KΩ.</td>
</tr>
<tr>
<td>SERIRQ</td>
<td>External weak (8.2 KΩ) pull-up resistor to VCC3.3 is recommended.</td>
</tr>
<tr>
<td>GNT[A]#/GPIO[16], GNT[B]#/GNT[5]#/GPIO[17]</td>
<td>No extra pull-up needed. These signals have integrated pull-ups of 24 KΩ. GNT[A] has an added strap function of “top block swap”. The signal is sampled on the rising edge of PWROK. Default value is high or disabled due to pull-up. A Jumper to a pull-down resistor can be added to manually enable the function.</td>
</tr>
</tbody>
</table>
### 13.4.2. Hub Interface

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>HL[11]</td>
<td>No pull-up resistor required. Use a no-stuff or a test point to put the ICH2 into NAND chain mode testing.</td>
</tr>
<tr>
<td>HL_COMP</td>
<td>Tie the COMP pin to a 40Ω 1% or 2% (or 39 Ω - 1%) pull-up resistor (to VCC1.8) via a 10-mil wide, very short (~0.5 inch) trace. ZCOMP No longer supported.</td>
</tr>
</tbody>
</table>

### 13.4.3. LAN Interface

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>LAN_CLK</td>
<td>Connect to LAN_CLK on Platform LAN Connect Device.</td>
</tr>
<tr>
<td>LAN_TXD[2:0]</td>
<td>Connect to LAN_TXD on Platform LAN Connect Device.</td>
</tr>
<tr>
<td>LAN_RSTSYNC</td>
<td>Connect to LAN_RSTSYNC on Platform LAN Connect Device.</td>
</tr>
</tbody>
</table>

**NOTES:**
1. LAN connect interface can be left NC if not used. Input buffers internally terminated.
2. In the event of EMI problems during emissions testing (FCC Classifications) you may need to place a decoupling cap (~470 pF) on each of the 4 LED pins. Reduces emissions attributed to LAN subsystem.

### 13.4.4. EEPROM Interface

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>EE_DOUT</td>
<td>Prototype Boards should include a placeholder for a pulldown resistor on this signal line, but do not populate the resistor. Connect to EE_DIN of EEPROM or CNR Connector. Connected to EEPROM data input signal (input from EEPROM perspective and output from ICH2 perspective).</td>
</tr>
<tr>
<td>EE_DIN</td>
<td>No extra circuitry required. Connect to EE_DOUT of EEPROM or CNR Connector. ICH2 contains an integrated pull-up resistor for this signal. Connected to EEPROM data output signal (output from EEPROM perspective and input from ICH2 perspective).</td>
</tr>
</tbody>
</table>

### 13.4.5. FWH/LPC Interface

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>FWH[3:0]/LAD[3:0]/LDRQ[1:0]</td>
<td>No extra pull-ups required. ICH2 Integrates 24 KΩ ohm pull-up resistors on these signal lines.</td>
</tr>
</tbody>
</table>
13.4.6. Interrupt Interface

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
</table>
| PIRQ#[D:A]      | These signals require a pull-up resistor. The recommendation is a 2.7 KΩ pull-up resistor to VCC5 or 8.2 KΩ to VCC3.3.  
In Non-APIC Mode the PIRQx# signals can be routed to interrupts 3, 4, 5, 6, 7, 9, 10, 11, 12, 14 or 15 as described in the Interrupt Steering section. Each PIRQx# line has a separate Route Control Register.  
In APIC mode, these signals are connected to the internal I/O APIC in the following fashion: PIRQ[A]# is connected to IRQ16, PIRQ[B]# to IRQ17, PIRQ[C]# to IRQ18, and PIRQ[D]# to IRQ19. This frees the ISA interrupts. |
| PIRQ#[G:F]/GPIO[4:3] | These signals require a pull-up resistor. Recommend a 2.7 KΩ pull-up resistor to VCC5 or 8.2 KΩ to VCC3.3.  
In Non-APIC Mode the PIRQx# signals can be routed to interrupts 3, 4, 5, 6, 7, 9, 10, 11, 12, 14 or 15 as described in the Interrupt Steering section. Each PIRQx# line has a separate Route Control Register.  
In APIC mode, these signals are connected to the internal I/O APIC in the following fashion: PIRQ[E]# is connected to IRQ20, PIRQ[F]# to IRQ21, PIRQ[G]# to IRQ22, and PIRQ[H]# to IRQ23. This frees the ISA interrupts. |
| PIRQ#[H] PIRQ#[E] | These signals require a pull-up resistor. Recommend a 2.7 KΩ pull-up resistor to VCC5 or 8.2 KΩ to VCC3.3.  
Since PIRQ[H]# and PIRQ[E]# are used internally for LAN and USB controllers, they cannot be used as GPIO(s) pin. |

If the APIC is used:  
150 Ω pull-up resistors on APICD[0:1]  
Connect APICCLK to CK133 with a 20–33 Ω series termination resistor.  
If the APIC is not used on UP systems:  
The APICCLK can either be tied to GND or connected to CK133, but not left floating.  
Pull APICD[0:1] to GND through 10 KΩ pull-down resistors.  
Use pull-downs for each APIC signal. Do not share resistor to pull signals up.  

13.4.7. GPIO Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>All</td>
<td>Ensure ALL unconnected signals are OUTPUTS ONLY!</td>
</tr>
</tbody>
</table>
| GPIO[7:0]       | These pins are in the Main Power Well. Pull-ups must use the VCC3.3 plane. Unused core well inputs must be pulled up to VCC3.3. These signals are 5V tolerant.  
GPIO[1:0] can be used as REQ[A:B]#. GPIO[1] can also used as PCI REQ[5]#. |
| [13:11], GPIO[8] | These pins are in the Resume Power Well. Pull-ups must use the VCCSUS3.3 plane. These are the only GI signals in the resume well with associated status bits in the GPE1_STS register. Unused resume well inputs must be pulled up to VCCSUS3.3. These signals are not 5V tolerant.  
These are the only GPIs that can be used as ACPI compliant wake events. |
| GPIO[23:16]     | Fixed as output only. Can be left NC. In Main Power Well. GPIO22 is open drain. |
| GPIO[24,25,27,28] | These I/O pins can be NC. These pins are in the resume power well. |
### 13.4.8. USB

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>USBP[3:0]P, USBP[3:0]N</td>
<td>See Figure 1 for circuitry needed on each differential Pair.</td>
</tr>
<tr>
<td>VCC USB (Cable power)</td>
<td>It should be powered from the 5V core instead of the 5V standby, unless adequate standby power is available.</td>
</tr>
<tr>
<td>Voltage drop considerations</td>
<td>The resistive component of the fuses, ferrite beads and traces must be considered when choosing components, and power and GND trace widths. Minimize the resistance between the Vcc5 power supply and the USB ports to prevent voltage drop. Sufficient bypass capacitance should be located near the USB receptacles to minimize the voltage drop that occurs during the hot plugging a new device. For more information, see the USB specification.</td>
</tr>
<tr>
<td>Fuse</td>
<td>A fuse larger than 1A can be chosen to minimize the voltage drop.</td>
</tr>
</tbody>
</table>

**Figure 84. USB Data Line Schematic**

![USB Data Line Schematic](usb_data_line_schem)
### 13.4.9. Power Management

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>THRM#</td>
<td>Connect to temperature Sensor. Pull-up if not used.</td>
</tr>
<tr>
<td>SLP_S3#</td>
<td>No pull-up/down resistors needed. Signals driven by ICH2.</td>
</tr>
<tr>
<td>SLP_S5#</td>
<td></td>
</tr>
<tr>
<td>PWROK</td>
<td>This signal should be connected to power monitoring logic, and should go high no sooner than 10 ms after both Vcc3_3 and Vcc1_8 have reached their nominal voltages.</td>
</tr>
<tr>
<td>PWRBTN#</td>
<td>No extra pull-up resistors. These signals have integrated pull-ups of 9 KΩ ±3 KΩ.</td>
</tr>
<tr>
<td>RI#</td>
<td>RI# does not have an internal pull-up. Recommend an 8.2 KΩ pull-up resistor to Resume well. If this signal is enabled as a wake event, it is important to keep this signal powered during the power loss event. If this signal goes low (active), when power returns the RI_STS bit will be set and the system will interpret that as a wake event.</td>
</tr>
<tr>
<td>RSMRST#</td>
<td>This signal should be connected to power monitoring logic, and should go high no sooner than 10 ms after both VccSus3_3 and VccSus1_8 have reached their nominal voltages. Can be tied to RSMPWROK on Desktop Platforms.</td>
</tr>
</tbody>
</table>

### 13.4.10. Processor Signals

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>A20M#, CPUSLP#, IGNNE#, INIT#, INTR, NMI, SMI#, STPCLK#</td>
<td>Internal circuitry has been added to the ICH2, external pull-up resistors are not needed.</td>
</tr>
<tr>
<td>FERR#</td>
<td>Requires Weak external pull-up resistor to VCC_CMOS.</td>
</tr>
<tr>
<td>RCIN#</td>
<td>Pull-up signals to VCC3.3 through a 10 KΩ resistor.</td>
</tr>
<tr>
<td>A20GATE</td>
<td></td>
</tr>
<tr>
<td>CPUPWRGD</td>
<td>Connect to the processor’s CPUPWRGD input. Requires weak external pull-up resistor.</td>
</tr>
</tbody>
</table>
### 13.4.11. System Management

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>SMBDATA SMBCLK</td>
<td>Requires external pull-up resistors. See SMBus Architecture and Design Consideration section to determine the appropriate power well to use to tie the pullup resistors. (Core well, suspend well, or a combination.) Value of pull-up resistors determined by line load. Typical value used is 8.2 KΩ.</td>
</tr>
<tr>
<td>SMBALERT#/ GPIO[11]</td>
<td>See GPIO section if SMBALERT# not implemented</td>
</tr>
<tr>
<td>SMLINK[1:0]</td>
<td>Requires external pull-up resistors. See SMBus Architecture and Design Consideration section to determine the appropriate power well to use to tie the pullup resistors. (Core well, suspend well, or a combination.) Value of pull-up resistors determined by line load. Typical value used is 8.2 KΩ.</td>
</tr>
<tr>
<td>INTRUDER#</td>
<td>Pull signal to VCCRTC (VBAT), if not needed.</td>
</tr>
</tbody>
</table>

### 13.4.12. ISA Bridge Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>ICH2 GPO[21] / MISA NOGO input</td>
<td>Connect ICH2 GPO[21] to MISA NOGO input. If GPO[21] is not available on the ICH2, any other GPO that defaults High in the system can be used. GPO[21] is the only ICH2 GPO that defaults high.</td>
</tr>
<tr>
<td>ICH2 AD22 / MISA IDSEL input</td>
<td>Connect ICH2 AD22 to the MISA IDSEL input.</td>
</tr>
</tbody>
</table>

### 13.4.13. RTC

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>VBIAS</td>
<td>The VBIAS pin of the ICH2 is connected to a .047 uF cap. See Figure 2</td>
</tr>
<tr>
<td>RTCX1 RTCX2</td>
<td>Connect a 32.768 kHz Crystal Oscillator across these pins with a 10 MΩ resistor and use 12 pF decoupling caps at each signal. The ICH2 implements a new internal oscillator circuit as compared with the PIIX4 to reduce power consumption. The external circuitry shown in Figure 2 below will be required to maintain the accuracy of the RTC. The circuitry is required since the new RTC oscillator is sensitive to step voltage changes in VCCRTC and VBIAS. A negative step on power supply of more than 100 mV will temporarily shut off the oscillator for hundreds of milliseconds. RTCX1 may optionally be driven by an external oscillator instead of a crystal. These signals are 1.8V only, and must not be driven by a 3.3V source.</td>
</tr>
</tbody>
</table>
Figure 85. ICH2 Oscillator Circuitry

Note: Capacitors C2 and C3 are crystal dependent

13.4.14. AC’97

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>AC_BITCLK</td>
<td>No extra pull-down resistors required. When nothing is connected to the link, BIOS must set a shut off bit for the internal keeper resistors to be enabled. At that point, you do not need pull-ups/pull-downs on any of the link signals.</td>
</tr>
<tr>
<td>AC_SYNC</td>
<td>No extra pull-down resistors required. Some implementations add termination for signal integrity. Platform specific.</td>
</tr>
<tr>
<td>AC_SDOUT</td>
<td>Requires a jumper to 8.2 KΩ pull-up resistor. Should not be stuffed for default operation. This pin has a weak internal pull-down. To properly detect a safe_mode condition a strong pull-up will be required to over-ride this internal pull-down.</td>
</tr>
<tr>
<td>AC_SDIN[1], AC_SDIN[0]</td>
<td>Requires pads for weak 10 KΩ pull-downs. Stuff resistor for unused AC_SDIN signal or AC_SDIN signal going to the CNR connector. AC_SDIN[1:0] are inputs to an internal OR gate. If a pin is left floating, the output of the OR gate will be erroneous. If there is no codec on the system board, then both AC_SDIN[1:0] should be pull-down externally with resistors to ground.</td>
</tr>
<tr>
<td>CDC_DN_ENAB#</td>
<td>If the primary codec is down on the motherboard, this signal must be low to indicate the motherboard codec is active and controlling the AC ‘97 interface.</td>
</tr>
</tbody>
</table>
13.4.15. Miscellaneous Signals

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPKR</td>
<td>No extra pull-up resistors. Has integrated pull-up of between 18 KΩ and 42 KΩ. The integrated pull-up is only enabled at boot/reset for strapping functions; at all other times, the pull-up is disabled. A low effective impedance may cause the TCO Timer Reboot function to be erroneously disabled. Effective Impedance due Speaker and Codec circuitry must be greater than 50 KΩ or a means to isolate the resistive load from the signal while PWOK is low be found. see following figure.</td>
</tr>
<tr>
<td>TP[0]</td>
<td>Requires external pull-up resistor to VCCSUS3.3</td>
</tr>
<tr>
<td>FS[0]</td>
<td>Rout to a testpoint. ICH2 contains an integrated pull-up for this signal. Testpoint used for manufacturing appears in XOR tree.</td>
</tr>
</tbody>
</table>

Figure 86. SPKR Circuitry
## 13.4.16. Power

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_CPU_IO[1:0]</td>
<td>The power pins should be connected to the proper power plane for the processor’s CMOS Compatibility Signals. Use one 0.1 uF decoupling cap.</td>
</tr>
<tr>
<td>VccRTC</td>
<td>No clear CMOS jumper on VccRTC. Use a jumper on RTCSRST# or a GPI, or use a safemode strapping for Clear CMOS</td>
</tr>
<tr>
<td>Vcc3.3</td>
<td>Requires six 0.1 uF decoupling caps</td>
</tr>
<tr>
<td>VccSus3.3</td>
<td>Requires one 0.1 uF decoupling cap.</td>
</tr>
<tr>
<td>Vcc1.8</td>
<td>Requires two 0.1 uF decoupling caps.</td>
</tr>
<tr>
<td>VccSus1.8</td>
<td>Requires one 0.1 uF decoupling cap.</td>
</tr>
<tr>
<td>5V_REF SUS</td>
<td>Requires one 0.1 uF decoupling cap. V5REF_SUS only affects 5V-tolerance for USB OC[3:0] ins and can be connected to VccSus3.3 if 5V tolerance on these signal is not required.</td>
</tr>
<tr>
<td>5V_REF</td>
<td>5VREF is the reference voltage for 5V tolerant inputs in the ICH2. Tie to pins VREF[2:1]. 5VREF must power up before or simultaneous to Vcc3.3. It must power down after or simultaneous to Vcc3.3. Refer to the figure below for an example circuit schematic that may be used to ensure the proper 5VREF sequencing.</td>
</tr>
</tbody>
</table>

### Figure 87. V5REF Circuitry

![V5REF Circuitry](vref_circuit)
## 13.4.17. IDE Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>PDD[15:0], SDD[15:0]</td>
<td>No extra series termination resistors or other pull-ups/pull-downs are required. These signals have integrated series resistors. <strong>NOTE:</strong> Simulation data indicates that the integrated series termination resistors can range from 31 ohms to 43 ohms. PDD7/SDD7 does not require a 10 KΩ pull-down resistor. Refer to ATA ATAPI-4 specification.</td>
</tr>
<tr>
<td>PDIOW#, PDIOR#, PDDACK#, PDA[2:0], PDCS1#, PDCS3#, SDIOW#, SDIOR#, SDDACK#, SDA[2:0], SDCS1#, SDCS3#</td>
<td>No extra series termination resistors. Pads for series resistors can be implemented should the system designer have signal integrity concerns. These signals have integrated series resistors. <strong>NOTE:</strong> Simulation data indicates that the integrated series termination resistors can range from 31 ohms to 43 ohms.</td>
</tr>
<tr>
<td>PDREQ, SDREQ</td>
<td>No extra series termination resistors. No pull-down resistors needed. These signals have integrated series resistors in the ICH2. These signals have integrated pull-down resistors in the ICH2.</td>
</tr>
<tr>
<td>PIORDY, SIORDY</td>
<td>No extra series termination resistors. These signals have integrated series resistors in the ICH2. Pull-up to VCC3.3 via a 4.7 KΩ resistor.</td>
</tr>
<tr>
<td>IRQ14, IRQ15</td>
<td>Recommend 8.2 KΩ—10 KΩ pull-up resistors to VCC3.3. No extra series termination resistors.</td>
</tr>
<tr>
<td>IDERST#</td>
<td>The PCIRST# signal should be buffered to form the IDERST# signal. A 33 ohm series termination resistor is recommended on this signal.</td>
</tr>
</tbody>
</table>
| **Cable Detect:** | **Host Side(Device Side) Detection:**
Connect IDE pin PDIAG/CBLID to an ICH2 GPIO pin. Connect a 10 KΩ resistor to GND on the signal line. The 10 KΩ resistor to GND prevents GPI from floating if no devices are present on either IDE interface. Allows use of 3.3V and 5V tolerant GPIOs.

**Device Side Detection:**
Connect a 0.047 µF capacitor from IDE pin PDIAG/CBLID to GND. No ICH2 connection. **NOTE:** All ATA66/ATA100 drives will have the capability to detect cables |

Note: The maximum trace length from the ICH2 to the ATA connector is 8 inches.
Figure 88. Host/Device Side Detection Circuitry

Figure 89. Device Side Only Cable Detection
# 13.5. LPC Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>RCIN#</td>
<td>Pull up through 8.2-kΩ resistor to Vcc3_3.</td>
</tr>
<tr>
<td>LPC_PME#</td>
<td>Pull up through 8.2-kΩ resistor to Vcc3_3. Do not connect LPC PME# to PCI PME#. If the design requires the Super I/O to support wake from any suspend state, connect Super I/O LPC_PME# to a resume well GPI on the ICH2.</td>
</tr>
<tr>
<td>LPC_SMI#</td>
<td>Pull up through 8.2-kΩ resistor to Vcc3_3. This signal can be connected to any ICH2 GPI. The GPI_ROUTE register provides the ability to generate an SMI# from a GPI assertion.</td>
</tr>
<tr>
<td>TACH1, TACH2</td>
<td>Pull up through 4.7-kΩ resistor to Vcc3_3. Jumper for decoupling option (decouple with 0.1-µF cap)</td>
</tr>
<tr>
<td>J1BUTTON1, JPBUTTON2, J2BUTTON1, J2BUTTON2</td>
<td>Pull up through 1-kΩ resistor to Vcc5. Decouple through 47-pF cap to GND.</td>
</tr>
<tr>
<td>LDRQ#1</td>
<td>Pull up through 4.7-kΩ resistor to Vcc3SBY.</td>
</tr>
<tr>
<td>A20GATE</td>
<td>Pull up through 8.2-kΩ resistor to Vcc3_3.</td>
</tr>
<tr>
<td>MCLK, MDAT</td>
<td>Pull up through 4.7-kΩ resistor to PS2V5.</td>
</tr>
<tr>
<td>L_MCLK, L_MDAT</td>
<td>Decoupled using 470-pF cap to ground.</td>
</tr>
<tr>
<td>RI#1_C, CTS0_C, RXD#1_C, RXD0_C, RI0_C, DCD#1_C, DSR#1_C, DSR0_C, DTR#1_C, DTR0_C, DCD0_C, RTS#1_C, RTS0_C, CTS#1_C, TXD#1_C, TXD0_C</td>
<td>Decoupled using 100-pF cap to GND.</td>
</tr>
<tr>
<td>L_SMBD</td>
<td>Pass through 150-Ω resistor to 82559.</td>
</tr>
<tr>
<td>SERIRQ</td>
<td>Pull up through 8.2 kΩ to Vcc3_3.</td>
</tr>
<tr>
<td>SLCT#, PE, BUSY, ACK#, ERROR#</td>
<td>Pull up through 2.2-kΩ resistor to Vcc5_DB25_DR. Decouple through 180-pF cap to GND.</td>
</tr>
<tr>
<td>LFRAME#</td>
<td>No required pull-up resistor</td>
</tr>
<tr>
<td>LDRQ#0</td>
<td>No required pull-up resistor</td>
</tr>
<tr>
<td>STROBE#, ALF#, SLCTIN#, PAR_INIT#</td>
<td>Signal passes through a 33-Ω resistor and is pulled up through a 2.2-kΩ resistor to Vcc5_DB25_CR. Decoupled using a 180-pF cap to GND.</td>
</tr>
<tr>
<td>PWM1, PWM2</td>
<td>Pull up to 4.7 kΩ to Vcc3_3 and connected to jumper for decouple with 0.1-µF cap to GND.</td>
</tr>
<tr>
<td>INDEX#, TRK#, RDATA#, DSKCHG#, WRPRT#</td>
<td>Pull up through 1-kΩ resistor to Vcc5.</td>
</tr>
<tr>
<td>PDR0, PDR1, PDR2, PDR3, PDR4, PDR5, PDR6, PDR7</td>
<td>Passes through 33-Ω resistor. Pull up through 2.2 kΩ to Vcc5_DB5_CRD and couple through 180-pF cap to GND.</td>
</tr>
<tr>
<td>SYSOPT</td>
<td>Pull down with 4.7-kΩ resistor to GND or IO address of 0x02E.</td>
</tr>
</tbody>
</table>
### 13.6. System Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>KEYLOCK#</td>
<td>Pull up through 10-kΩ resistor to Vcc3_3.</td>
</tr>
<tr>
<td>PBTN_IN</td>
<td>Connects to PBSwitch and PBin.</td>
</tr>
<tr>
<td>PWRLED</td>
<td>Pull up through a 220-Ω resistor to Vcc5.</td>
</tr>
<tr>
<td>R_IRTX</td>
<td>Signal IRTX after it is pulled down through 4.7-kΩ resistor to GND and passes through 82-Ω resistor.</td>
</tr>
<tr>
<td>IRRX</td>
<td>Pull up to 100-kΩ resistor to Vcc3_3.</td>
</tr>
<tr>
<td>IRTX</td>
<td>Pull down through 4.7 kΩ to GND.</td>
</tr>
<tr>
<td></td>
<td>Signal passes through 82-Ω resistor.</td>
</tr>
<tr>
<td></td>
<td>When signal is input to SI/O decouple through 470-pF cap to GND</td>
</tr>
<tr>
<td>FP_PD</td>
<td>Decouple through a 470-pF cap. To GND.</td>
</tr>
<tr>
<td></td>
<td>Pull up 470 Ω to Vcc5.</td>
</tr>
<tr>
<td>PWM1, PWM2</td>
<td>Pull up through a 4.7-kΩ resistor to Vcc3_3.</td>
</tr>
</tbody>
</table>

### 13.7. FWH Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>No floating inputs</td>
<td>Unused FGPI pins must be tied to a valid logic level.</td>
</tr>
<tr>
<td>WPROT, TBLK_LCK</td>
<td>Pull up through a 4.7-kΩ resistor to Vcc3_3.</td>
</tr>
<tr>
<td>R_VPP</td>
<td>Pulled up to Vcc3_3 and decoupled with two 0.1-µF caps to GND.</td>
</tr>
<tr>
<td>FGPI0_PD, FGPI1_PD, FGPI2_PD, FGPI3_PD, FGPI4_PD, IC_PD</td>
<td>Pull down through a 8.2-kΩ resistor to GND.</td>
</tr>
<tr>
<td>FWH_ID1, FWH_ID2, FWH_ID3</td>
<td>Pull down to GND.</td>
</tr>
<tr>
<td>INIT#</td>
<td>FWH INIT# must be connected to processor INIT#.</td>
</tr>
<tr>
<td>RST#</td>
<td>FWH RST# must be connected to PCI RST#.</td>
</tr>
<tr>
<td>ID[3:0]</td>
<td>For a system with only one FWH device, tie ID[3:0] to ground.</td>
</tr>
</tbody>
</table>
## 13.8. Clock Synthesizer Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>REFCLK</td>
<td>Connects to R-RefCLK, USB_CLK, SIO_CLK14, and ICHCLK14.</td>
</tr>
<tr>
<td>ICH_3V66/3V66_0, DOTCLK</td>
<td>Passes through 33-Ω resistor. When signal is input for ICH, it is pulled down through a 18-pF cap to GND.</td>
</tr>
<tr>
<td>DCLK/DCLK_WR</td>
<td>Passes through 33-Ω resistor. When signal is input for GMCH, it is pulled down through a 22-pF cap to GND.</td>
</tr>
<tr>
<td>CPUHCLK/CPU_0_1</td>
<td>Passes through 33-Ω resistor. When signal is input for 370PGA, decouple through a 18-pF cap to GND.</td>
</tr>
<tr>
<td>R_REFCLK</td>
<td>REFCLK passed through 10-kΩ resistor. When signal is input for 370PGA, pull up through 1-kΩ resistor to Vcc3_3 and pass through 10-kΩ resistor.</td>
</tr>
<tr>
<td>USB_CLK, ICH_CLK14</td>
<td>REFCLK passed through 10-Ω resistor.</td>
</tr>
<tr>
<td>XTAL_IN, XTAL_OUT</td>
<td>Passes through 14.318-MHz oscillator. Pulled down through 18-pF cap to GND.</td>
</tr>
<tr>
<td>SEL1_PU</td>
<td>Pulled up via MEMV3 circuitry through 8.2-kΩ resistor.</td>
</tr>
<tr>
<td>FREQSEL</td>
<td>Connected to clock frequency selection circuitry through 10-kΩ resistor. (See CRB schematic, page 4.)</td>
</tr>
<tr>
<td>L_VCC2_5</td>
<td>Connects to VDD2_5[0…1] through ferrite bead to Vcc2_5.</td>
</tr>
<tr>
<td>GMCHHCLK/CPU_1, ITPCLK/CPU_2, PCI_0/PCLK_OICH, PCI_1/PCLK_1, PCI_2/PCLK_2, PCI_3/PCLK_3, PCI_4/PCLK_4, PCI_5/PCLK_5, PCI_6/PCLK_6, APICCLK_CPU/APIC_0, APICCLK)ICH/APIC_1, USBCLK/USB_0, GMCH_3V66/3V66_1, AGPCLK_CONN</td>
<td>Passes through 33-Ω resistor.</td>
</tr>
<tr>
<td>MEMCLK0/DRAM_0, MEMCLK1/DRAM_1, MEMCLK2/DRAM_2, MEMCLK3/DRAM_3, MEMCLK4/DRAM_4, MEMCLK5/DRAM_5, MEMCLK6/DRAM_6, MEMCLK7/DRAM_7, SCLK</td>
<td>Pass through 22-Ω resistor.</td>
</tr>
</tbody>
</table>
### 13.9. ITP Probe Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>R_TCK, TCK R_TMS, TMS</td>
<td>Connect to 370-Pin socket through 47-Ω resistor and pull up to VCMOS.</td>
</tr>
<tr>
<td>ITPRDY#, R_ITPRDY#</td>
<td>Connect to 370-Pin socket through 243-Ω resistor.</td>
</tr>
<tr>
<td>TDI</td>
<td>Pull up through 330-Ω resistor to VCMOS.</td>
</tr>
<tr>
<td>TDO</td>
<td>Pull up through 150-Ω resistor to VCMOS.</td>
</tr>
<tr>
<td>PLL1</td>
<td>See Design Guide.</td>
</tr>
<tr>
<td>PLL2</td>
<td>See Design Guide.</td>
</tr>
</tbody>
</table>

### 13.10. System Memory Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>SM_CSA#[0:3], SM_CSB#[3:0], SMAA[11:8:3:0], SM_MD[0:63], SM_CKE[0:3], S_DQM[0:7]</td>
<td>Connect from GMCH to DIMM0, DIMM1.</td>
</tr>
<tr>
<td>SM_MAA[7:4], SM_MAB[7:4]#</td>
<td>Connect from GMCH to DIMM0, DIMM1 through 10-Ω resistors.</td>
</tr>
<tr>
<td>SM_CAS#</td>
<td>Connected to R_REFCLK through 10-kΩ resistor.</td>
</tr>
<tr>
<td>SM_RAS#</td>
<td>Jumpered to GND through 10-kΩ resistor.</td>
</tr>
<tr>
<td>SM_WE#</td>
<td>Connected to R_BSEL0# through 10-kΩ resistor.</td>
</tr>
<tr>
<td>CKE[5…0] (For 3-DIMM implementation)</td>
<td>When implementing a 3-DIMM configuration, all six CKE signals on the GMCH are used. (0,1 for DIMM0; 2, 3 for DIMM1; 4,5 for DIMM2)</td>
</tr>
<tr>
<td>REGE</td>
<td>Connect to GND (since the Intel® 815E chipset does not support registered DIMMs).</td>
</tr>
<tr>
<td>WP(Pin 81 on the DIMMS)</td>
<td>Add a 4.7-kΩ pull-up resistor to 3.3 V. This recommendation write-protects the DIMM’s EEPROM.</td>
</tr>
<tr>
<td>SRCOMP</td>
<td>Needs a 60-Ω resistor pulled up to 3.3 V.</td>
</tr>
</tbody>
</table>
## 13.11. Power Delivery Checklist

<table>
<thead>
<tr>
<th>Checklist Items</th>
<th>Recommendations</th>
</tr>
</thead>
<tbody>
<tr>
<td>All voltage regulator components meet maximum current requirements.</td>
<td>Consider all loads on a regulator, including other regulators.</td>
</tr>
<tr>
<td>All regulator components meet thermal requirements.</td>
<td>Ensure the voltage regulator components and dissipate the required amount of heat.</td>
</tr>
<tr>
<td>VCC1_8</td>
<td>VCC1_8 power sources must supply 1.85 V and be between (1.795 V to 1.905 V).</td>
</tr>
<tr>
<td>If devices are powered directly from a dual rail (i.e., not behind a power regulator), then the RDSon of the FETs used to create the dual rail must be analyzed to ensure there is not too much voltage drop across the FET.</td>
<td>“Dual” voltage rails may not be at the expected voltage.</td>
</tr>
<tr>
<td>Dropout voltage</td>
<td>The minimum dropout for all voltage regulators must be considered. Take into account that the voltage on a dual rail may not be the expected voltage.</td>
</tr>
<tr>
<td>Voltage tolerance requirements are met.</td>
<td>See the individual component specifications for each voltage tolerance.</td>
</tr>
<tr>
<td>Total power consumption in S3 must be less than the rated standby supply current.</td>
<td>Adequate power must be supplied by power supply.</td>
</tr>
</tbody>
</table>
14. Third-Party Vendor Information

This design guide has been compiled to give an overview of important design considerations while providing sources for additional information. This chapter includes information regarding various third-party vendors who provide products to support the Intel® 815 chipset. The list of vendors can be used as a starting point for the designer. Intel does not endorse any one vendor, nor guarantee the availability or functionality of outside components. Contact the manufacturer for specific information regarding performance, availability, pricing and compatibility.

Super I/O (Vendors Contact Phone)
- SMSC  Dave Jenoff (909) 244-4937
- National Semiconductor  Robert Reneau (408) 721-2981
- ITE  Don Gardenhire (512)388-7880
- Winbond  James Chen (02) 27190505 - Taipei office

Clock Generation (Vendors Contact Phone)
- Cypress Semiconductor  John Wunner 206-821-9202 x325
- ICS  Raju Shah 408-925-9493
- IMI  Elie Ayache 408-263-6300, x235
- PERICOM  Ken Buntaran 408-435-1000

Memory Vendors
http://developer.intel.com/design/motherbd/se/se_mem.htm

Voltage Regulator Vendors (Vendors Contact Phone)
- Linear Tech Corp.  Stuart Washino 408-432-6326
- Celestica  Dariusz Basarab 416-448-5841
- Corsair Microsystems  John Beekley 888-222-4346
- Delta Electronics  Colin Weng 886-2-6988, x233(Taiwan)
- N. America: Delta Products Corp.  Maurice Lee 510-770-0660, x111

Flat Panel (Vendors Contact Phone)
- Silicon Images Inc  Vic Dacosta 408-873-3111

GPA (a.k.a. AIMM) Card (Vendors Contact Phone)
- Kingston  TBD
- Smart Modular  TBD
- Micron Semiconductor  TBD
This page is intentionally left blank.
Appendix A: Customer Reference Board (CRB)

This section provides a set of schematics for the Intel® 815E chipset’s Customer Reference Board (CRB).
This page is intentionally left blank.
**PLEASE NOTE THESE SCHEMATICS ARE SUBJECT TO CHANGE**

<table>
<thead>
<tr>
<th>TITLE</th>
<th>PAGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Cover Sheet</td>
<td>1</td>
</tr>
<tr>
<td>Block Diagram</td>
<td>2</td>
</tr>
<tr>
<td>Jumper Block</td>
<td>3,4</td>
</tr>
<tr>
<td>GTL Termination</td>
<td>5</td>
</tr>
<tr>
<td>Clock Synthesizer</td>
<td>6</td>
</tr>
<tr>
<td>DIMM Sockets</td>
<td>7,8,9</td>
</tr>
<tr>
<td>ICH</td>
<td>10</td>
</tr>
<tr>
<td>AGP Socket</td>
<td>11,12</td>
</tr>
<tr>
<td>FWH</td>
<td>13,14</td>
</tr>
<tr>
<td>Super I/O</td>
<td>15</td>
</tr>
<tr>
<td>PCI Connectors</td>
<td>16</td>
</tr>
<tr>
<td>IDE Connectors</td>
<td>17,18</td>
</tr>
<tr>
<td>USB Hub</td>
<td>19</td>
</tr>
<tr>
<td>Parallel Port</td>
<td>20</td>
</tr>
<tr>
<td>Serial Ports</td>
<td>21</td>
</tr>
<tr>
<td>Kybrd/Msa/F.Disk Connectors</td>
<td>22</td>
</tr>
<tr>
<td>Game Port</td>
<td>23</td>
</tr>
<tr>
<td>Digital Video Out</td>
<td>24</td>
</tr>
<tr>
<td>Video Connectors</td>
<td>25</td>
</tr>
<tr>
<td>AC'97 Riser Connector</td>
<td>26</td>
</tr>
<tr>
<td>AC'97 Audio Codec</td>
<td>27</td>
</tr>
<tr>
<td>AC'97 Audio Connections</td>
<td>28</td>
</tr>
<tr>
<td>LAN</td>
<td>29</td>
</tr>
<tr>
<td>System Voltage Regulators</td>
<td>30</td>
</tr>
<tr>
<td>AGP Voltage Regulators</td>
<td>31,32</td>
</tr>
<tr>
<td>Processor Voltage Regulators</td>
<td>33</td>
</tr>
<tr>
<td>System</td>
<td>34</td>
</tr>
<tr>
<td>Pullup Resistors and Unused Gates</td>
<td>35,36</td>
</tr>
<tr>
<td>Decoupling</td>
<td>37,38</td>
</tr>
<tr>
<td>Hub Interface Connector</td>
<td>39,40</td>
</tr>
</tbody>
</table>

**THESE SCHEMATICS ARE PROVIDED "AS IS" WITH NO WARRANTIES WHATSOEVER, INCLUDING ANY WARRANTY OF MERCHANTABILITY, FITNESS FOR ANY PARTICULAR PURPOSE, OR ANY WARRANTY OTHERWISE ARISING OUT OF PROPOSAL, SPECIFICATIONS OR SAMPLES.**

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

The Intel® 82815E chipset may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Intel may make changes to specifications and product descriptions at any time, without notice.

Copyright © Intel Corporation 2000.

*Third-party brands and names are the property of their respective owners.*
370-Pin Socket
Part 1
Notes:
- CK-815E ballout is Rev 0.9
- Place all decoupling caps as close to VCC/GND pins as possible
- PCI_0/ICH pin has to go to the ICH.
  (This clock cannot be turned off through SMBus)
GMCH, Part 2; Memory Interface

GMCH: SYSTEM MEMORY

GMCH RESET STRAPS

R_REFCLK
VCORESET
R_REFCLK

INTEL (R) 82815E CUSTOMER REFERENCE BOARD
GMCH: MEMORY SYSTEM

INTEL (R) PCG
PCG PLATFORM DESIGN
Place R116 within 0.5" of the GMCH Ball.

Place R116 within 0.5" of the GMCH Ball. Do Not Stuff C196

Place Resistor as Close as possible to GMCH

Place Site w/in 0.5" of clock ball (AA21).

Place as close as possible to GMCH and via straight to VSS plane.

Do Not Stuff C196
FirmWare Hub (FWH) Socket

NOTE: This is a TSOP Implementation

Distribute close to each power pin.
PCI Connector 2
(DEV 6h)

Layout Note: Should be in Slot 0 Position (Outside Edge of Board Furthest from CPU)
NOTE: If Wake from S3 on Serial Modem is not supported do not stuff CR8 and Q16.
Tie game port capacitors together and to SIO AVSS. Tie to system ground at only a single point.
AC'97 Audio Codec
LAN

For CNR populate RP7 and RP8
For Kinnereth populate RP7 and RP8

KINNERETH

LAN Decoupling
Distribute around Power Pins Close to Kinnereth

LAN_RSTSYNC
LAN_RXD2
LAN_TXD2
LAN RXD0
LAN_TXD0
LAN RXD1
LAN_TXD1
LAN RXD2
LAN_TXD2

LAN_RST
LAN_CLK
LAN_RXD0
LAN_TXD0
LAN_RXD1
LAN_TXD1
LAN RXD2
LAN_TXD2

LAN_XTAL1
LAN_XTAL2

32LILED
SPEEDLED 32
RDN 32
32RDP
TDN 32
32TDP

EE_SHCLK15,28
15,28 EE_DIN

1-2 EEPROM ENABLE
2-3 EEPROM DISABLE
Note: Chassis Ground, use plane for this signal.
Voltage Regulators

VCC 3.3V Standby VOLTAGE SWITCH
This generates 3.3V Standby Power which is
on in S0, S1, S3, S4, & S5. It passes 3.3V from
the ATX supply in S0/S1, and 3.3VSB (generated
by VR2 below) in S3/S4/S5.

VCC 1.8SBY VOLTAGE REGULATOR

VCC 1.8 VOLTAGE REGULATOR

Place C99 at the Regulator
Do Not Populate

VCC 2.5 VOLTAGE REGULATOR

Place C99 at the Regulator
Do Not Populate

VTT 1.5V VOLTAGE REGULATOR

This generates 3.3V Standby Power which is
on in S0, S1, S3, S4, & S5. It passes 3.3V from
the ATX supply in S0/S1, and 3.3VSB (generated
by VR2 below) in S3/S4/S5.

VCC 3.3VSB Regulator

Place C61 at
Do Not Populate

This generates 3.3V Standby Power which is
on in S0, S1, S3, S4, & S5. It passes 3.3V from
the ATX supply in S0/S1, and 3.3VSB (generated
by VR2 below) in S3/S4/S5.
Route VR6 GND to VDDQ output caps and then via to ground.
Place caps next to output FETs. Control VID[3:0] must support all of RMS current.

If your VR IC does not incorporate these, they must go on the motherboard.

Refer to VR Supplier for Layout Guidelines.
System
Power Connector and Reset Control

Power Good Circuit

Reset Button
SW1

Resume Reset Circuitry
Schmitt Trigger Logic using a 22msec delay

CLOCK POWERDOWN CONTROL

Do Not Populate R95

Power Good Circuit
Pull-up Resistors and unused gates

ICH

CPU

For Future Compatibility Upgrade

Pull-up Resistors and unused gates

unused gates
370-pin Socket Decoupling

VCCVID Decoupling
Place in 370 PGA Socket Cavity

VTT Decoupling
0603 Package placed within 200mils of VTT Termination R-packs
One Capacitor for every 2 R-Packs
DRAM, Chipset, and Bulk Power Decoupling

**GMCH Decoupling**

- **VCC1_8**
  - GMCH 3.3V ID Decoupling: Place on backside, No Pop C428
  - GMCH Core Plane Decoupling: Place near GMCH AGP interface Quadrant
  - .1 uF on backside. Do not populate.

- **VCC3SBY**
  - GMCH 3.3V ID Decoupling: Place near GMCH AGP interface Quadrant
  - .1 uF on backside. Do not populate.

- **VCC3SBY**
  - GMCH System Memory Decoupling: Distribute as close as possible to GMCH System Memory Quadrant
  - .01 uF on backside. Do not populate.

**AGP Decoupling**

- **VCC3SBY**
  - Distribute near the power pins of both SDRAM components.

**System Memory Decoupling**

- **DIMM0 Decoupling:** Distribute near DIMM0 Power Pins.
- **DIMM1 Decoupling:** Distribute near DIMM1 Power Pins.
- **DIMM2 Decoupling:** Distribute near DIMM2 Power Pins.

**ICH2 Decoupling**

- **ICH2 3.3V Plane Decoupling:** Place 1 .1uF/.01uF pair in each corner.
- **ICH2 3.3V Plane Decoupling:** Distribute near the VCCSUS power pins of the ICH.
- **ICH2 1.8V Plane Decoupling:** Place near GMCH AGP interface Quadrant

**Bulk Power Decoupling**

- **VCC1_8**
  - 3 VOLT Decoupling

**3 VOLT Decoupling**

- **VCC3**
  - Distribute near the 1.8V Standby power pins of the ICH.
- **VCC3**
  - Distribute near the power pins of the ICH.
Revision History

- Initial release revision 1.0